## ACADEMIC REGULATIONS, COURSE STRUCTURE and DETAILED SYLLABUS R22

## **M.Tech – VLSI Design**

M.Tech - Regular Two Year Degree Programme (For batches admitted from the academic year 2022 - 2023)



Holy Mary Institute of Technology & Science Bogaram (V), Keesara (M), Medchal (Dist) - 501 301

## FOREWORD

The autonomy is conferred on Holy Mary Institute of Technology & Science by UGC based on its performance as well as future commitment and competency to impart quality education. It is a mark of its ability to function independently in accordance with the set norms of the monitoring bodies like UGC and AICTE. It reflects the confidence of the UGC in the autonomous institution to uphold and maintain standards it expects to deliver on its own behalf and thus awards degrees on behalf of the college. Thus, an autonomous institution is given the freedom to have its own **curriculum, examination system and monitoring mechanism**, independent of the affiliating University but under its observance.

Holy Mary Institute of Technology & Science is proud to win the credence of all the above bodies monitoring the quality in education and has gladly accepted the responsibility of sustaining, if not improving upon the standards and ethics for which it has been striving for more than a two decades in reaching its present standing in the arena of contemporary technical education. As a follow up, statutory bodies like Academic Council and Boards of Studies are constituted with the guidance of the Governing Body of the College and recommendations of the JNTU Hyderabad to frame the regulations, course structure and syllabi under autonomous status.

The autonomous regulations, course structure and syllabi have been prepared after prolonged and detailed interaction with several expertise solicited from academics, industry and research, in accordance with the vision and mission of the college to order to produce quality engineering graduates to the society.

All the faculty, parents and students are requested to go through all the rules and regulations carefully. Any clarifications, if needed, are to be sought, at appropriate time and with principal of the college, without presumptions, to avoid unwanted subsequent inconveniences and embarrassments. The Cooperation of all the stake holders is sought for the successful implementation of the autonomous system in the larger interests of the college and brighter prospects of engineering graduates.

## PRINCIPAL

# **ACADEMIC REGULATIONS**

## M. Tech - Regular Two Year Degree Programme (For batches admitted from the academic year 2022 - 23)

For pursuing two year post graduate Masters Degree Programme of study in Engineering (M.Tech) offered by Holy Mary Institute of Technology & Science under Autonomous status and herein referred to as HITS (Autonomous):

All the rules specified herein approved by the Academic Council will be in force and applicable to students admitted from the Academic Year 2022-23 onwards. Any reference to "Institute" or "College" in these rules and regulations shall stand for Holy Mary Institute of Technology & Science (Autonomous).

All the rules and regulations, specified hereafter shall be read as a whole for the purpose of interpretation as and when a doubt arises, the interpretation of the Chairman, Academic Council is final. As per the requirements of statutory bodies, the Principal, Holy Mary Institute of Technology & Science shall be the Chairman, Academic Council.

### 1. ADMISSION

## Admission into first year of two-year M. Tech. degree Program of study in Engineering: Eligibility:

Admission to the above programme shall be made subject to eligibility, qualification and specialization as prescribed by the University from time to time.

Admissions shall be made on the basis of merit/rank obtained by the candidates at the qualifying Entrance Test conducted by the University or on the basis of any other order of merit as approved by the University, subject to reservations as laid down by the Govt., From time to time.

The medium of instructions for the entire post graduate programme in Engineering & technology will be English only.

#### 2. AWARD OF M. Tech. DEGREE

A student shall be declared eligible for the award of the M. Tech. Degree, if he pursues a course of study in not less than two and not more than four academic years. However, he is permitted to write the examinations for two more years after two academic years of course work, failing which he shall forfeit his seat in M. Tech. programme.

The student shall register for all **68** credits and secure all the **68** credits. The minimum instruction days in each semester are 90.

#### 3. BRANCH OF STUDY

The following specializations are offered at present for the M. Tech programme of study.

- 1. Highway Engineering
- 2. CSE
- 3. Computer Networks & Information Security
- 4. Embedded Systems
- 5. VLSI Design
- 6. Electrical Power Systems
- 7. Power Electronics
- 8. CAD / CAM
- 9. Machine Design

#### 4. COURSE REGISTRATION

- 4.1 A 'Faculty Advisor or Counselor' shall be assigned to each student, who will advise him on the Post Graduate Programme (PGP), its Course Structure and Curriculum, Choice / Option for Courses, based on his competence, progress, pre-requisites and interest.
- 4.2 Academic Section of the College invites 'Registration Forms' from students within 15 days from the commencement of class work, ensuring 'DATE and TIME Stamping'. The Registration Requests for any 'CURRENT SEMESTER' shall be completed BEFORE the commencement of SEEs (Semester End Examinations) of the 'PRECEDING SEMESTER'.
- 4.3 A Student can apply Registration, ONLY AFTER obtaining the 'WRITTEN APPROVAL' from his Faculty Advisor, which should be submitted to the College Academic Section through the Head of Department (a copy of it being retained with Head of Department, Faculty Advisor and the Student).
- 4.4 If the Student submits ambiguous choices or multiple options or erroneous entries during Registration for the Course(s) under a given/ specified Course Group/ Category as listed in the Course Structure, only the first mentioned Course in that Category will be taken into consideration.
- 4.5 Course Registrations are final and CANNOT be changed, nor can they be inter-changed; further, alternate choices will also not be considered. However, if the Course that has already been listed for Registration (by the Head of Department) in a Semester could not be offered due to any unforeseen or unexpected reasons, then the Student shall be allowed to have alternate choice either for a new course (subject to offering of such a course), or for another existing course (subject to availability of seats), which may be considered. Such alternate arrangements will be made by the Head of Department, with due notification and time-framed schedule, within the FIRST WEEK from the commencement of Class-work for that Semester.

#### 5. ATTENDANCE

The programmes are offered on a unit basis with each subject being considered a unit.

- 5.1 Attendance in all classes (Lectures/Laboratories etc.) is compulsory. The minimum required attendance in each theory / Laboratory etc. is 75% including the days of attendance in sports, games, NCC and NSS activities for appearing for the End Semester examination. A student shall not be permitted to appear for the Semester End Examinations (SEE) if his attendance is less than 75%.
- 5.2 Condonation of shortage of attendance in each subject up to 10% (65% and above and below75%) in each semester shall be granted by the College Academic Committee.
- 5.3 Shortage of Attendance below 65% in each subject shall not be condoned.
- 5.4 Students whose shortage of attendance is not condoned in any subject are not eligible to write their end semester examination of that subject and their registration shall stand cancelled.
- 5.5 A prescribed fee shall be payable towards condonation of shortage of attendance.
- 5.6 A Candidate shall put in a minimum required attendance at least three (3) theory courses in I Year I semester for promoting to I Year II Semester. In order to qualify for the award of the M.Tech. Degree, the candidate shall complete all the academic requirements of the courses, as per the course structure.
- 5.7 A student shall not be promoted to the next semester unless he satisfies the attendance requirement of the present Semester, as applicable. They may seek readmission into that semester when offered next. If any candidate fulfills the attendance requirement in the present semester, he shall not be eligible for readmission in to the same class.

#### 6. ACADEMIC REQUIREMENTS

- The following academic requirements must be satisfied, in addition to the attendance requirements mentioned in item no. 5. The performance of the candidate in each semester shall be evaluated subject wise, with a maximum of 100 marks per subject / course (theory / practical), based on Internal Evaluation and Semester End Examination.
- 6.1 A student shall be deemed to have satisfied the academic requirements and earned the credits allotted to each subject/course, if he secures not less than:
  - 40% of Marks (24 out of 60 marks) in the Semester End Examination;
  - 40% of Marks in the internal examinations (16 out of 40 marks allotted for CIE); and A minimum of 50% of marks in the sum total of CIE (Continuous Internal Evaluation) and SEE (Semester End Examination) taken together; in terms of Letter Grades this implies securing 'B' Grade or above in a subject.
- 6.2 A student shall register for all subjects for total of **68** credits as specified and listed in the course structure for the chosen specialization, put in the required attendance and fulfill the academic requirements for securing **68** credits obtaining a minimum of 'B' Grade or above in each subject, and all **68** credits securing Semester Grade Point Average (SGPA)
  - **6.0** (in each semester) and final Cumulative Grade Point Average (CGPA) (i.e., CGPA at the end of PGP)
  - 6.0, and shall *pass all the mandatory Audit Courses* to complete the PGP successfully.
  - **Note:** (1) The SGPA will be computed and printed on the marks memo only if the candidate passes in all the subjects offered and gets minimum B grade in all the subjects.
    - (2) CGPA is calculated only when the candidate passes in all the subjects offered in all the Semesters.
- 6.3 A student shall be deemed to have satisfied the academic requirements and earned the credits allotted to Mini Project with seminar, if student secures not less than 50% marks (i.e. 50 out of 100 allotted marks). The student would be treated as failed, if student (i) does not submit a seminar report on Mini Project or does not make a presentation of the same before the evaluation committee as per schedule or (ii) secures less than 50% marks in Mini Project with seminar evaluation. The failed student shall reappear for the above evaluation when the notification for supplementary examination is issued.
- 6.4 A candidate shall be deemed to have secured the minimum academic requirement in a Course if he secures a minimum of 40% of marks in the Semester End Examination and a minimum aggregate of 50% of the total marks in the Semester End Examination and Continuous Internal Evaluation taken together.
- 6.5 In case the candidate does not secure the minimum academic requirement in any subject (as specified in 5.1) he has to re appear for the Semester End Examination in that course.
- 6.6 A candidate shall be given one chance to re-register for the courses if the internal marks secured by a candidate is less than 50% and failed in that course for maximum of two courses and should register within four weeks of commencement of the class work. In such a case, the candidate must re-register for the courses and secure the required minimum attendance. The candidate's attendance in the re-registered course(s) shall be calculated separately to decide upon his eligibility for writing the Semester End Examination in those courses. In the event of the student taking another chance, his Continuous Internal Evaluation (internal) marks and Semester End Examination marks obtained in the previous attempt stands cancelled.
- 6.7 In case the candidate secures less than the required attendance in any course, he shall not be permitted to write the Semester End Examination in that course. He shall re-register for the course when next offered.

6.8 Offering one open elective course in III-Semester along with core and specialized courses as a part of inculcating knowledge to the student.

#### 7. EVALUATION - DISTRIBUTION AND WEIGHTAGE OF MARKS Continuous Internal Evaluation (CIE)

The performance of a student in each semester shall be evaluated subject- wise (irrespective of credits assigned) for a maximum of 100 marks.

7.1 The performance of a student in every subject/course (including practical's and Project) will be Evaluated for 100 marks each, with 40 marks allotted for CIE (Continuous Internal Evaluation) and 60 marks for SEE (Semester End-Examination). The Continuous Internal Evaluation shall be made based on the average of the marks secured in the two Mid-Term Examinations conducted, first Mid-Term examinations in the middle of the Semester and second Mid-Term examinations during the last week of instruction.

#### 7.1.1 Continuous Internal Evaluation:

In CIE, for theory subjects, during a semester, there shall be two mid-term examinations. Each Mid-Term examination consists of two parts,

- i) Part A for 10 marks,
  - ✓ Part A: Objective/quiz paper for 10 marks. (The objective/quiz paper is set with multiple choice, fill-in the blanks and match the following type of questions for a total of 10 marks.)
- ii) Part -B for 20 marks with a total duration of 2 hours as follows:
  - ✓ Part B : Descriptive paper for 20 marks (The descriptive paper shall contain 6 full questions out of which, the student has to answer 4 questions, each carrying 5 marks.)
- iii) The remaining 10 marks of Continuous Internal Evaluation are distributed as
  - a) Assignment for 5 marks (Average of 2 Assignments each for 5 marks)
  - b) Subject Viva-Voce/PPT/Poster Presentation/ Case Study on a topic in the concerned subject for 5 marks
- 7.1.2 While the first mid-term examination shall be conducted on 50% of the syllabus, the second mid-term examination shall be conducted on the remaining 50% of the syllabus.

Five (5) marks are allocated for assignments (as specified by the subject teacher concerned). The first assignment should be submitted before the conduct of the first mid-term examination, and the second assignment should be submitted before the conduct of the second mid-term examination. The average of the two assignments shall be taken as the final marks for assignment (for 5 marks).

Subject Viva-Voce/PPT/Poster Presentation/ Case Study on a topic in the concerned subject for 5 marks before II Mid-Term Examination.

7.1.3 The student, in each subject, shall have to earn 40% of marks (i.e. 16 marks out of 40 marks) in CIE, 40% of marks (i.e. 24 marks out of 60) in SEE and Overall 50% of marks (i.e. 50 marks out of 100 marks) both CIE and SEE marks taking together.

The student is eligible to write Semester End Examination of the concerned subject, if the student scores  $\geq 40\%$  (16 marks) of 40 Continuous Internal Examination (CIE) marks.

In case, the student appears for Semester End Examination (SEE) of the concerned subject but not scored minimum 40% of CIE marks (16 marks out of 40 internal marks), his performance in that subject in SEE shall stand cancelled in spite of appearing the SEE.

The details of the end semester question paper pattern are as follows:

**Semester End Examination (SEE):** 

The Semester End Examinations (SEE), for theory subjects, will be conducted for 60 marks consisting of two parts viz. i) Part- A for 10 marks, ii) Part - B for 50 marks.

- Part-A is a compulsory question which consists of ten sub-questions from all units carrying equal marks.
- Part-B consists of five questions (numbered from 2 to 6) carrying 10 marks each. Each of . these Questions is from each unit and may contain sub-questions. For each question there will be an "either" "or" choice, which means that there will be two questions from each unit and the student should answer either of the two questions.
- The duration of Semester End Examination is 3 hours.
- 7.2
- For practical subjects there shall be a Continuous Internal Evaluation (CIE) during the semester for 40 marks and 60 marks for semester end examination. Out of the 40 marks for internal evaluation:
  - 1. A write-up on day-to-day experiment in the laboratory (in terms of aim, components/procedure, expected outcome) which shall be evaluated for 10 marks
  - 2. 10 marks for viva-voce (or) tutorial (or) case study (or) application (or) poster presentation of the course concerned.
  - 3. Internal practical examination conducted by the laboratory teacher concerned shall be evaluated for 10 marks.
  - 4. The remaining 10 marks are for Laboratory Project, which consists of the Design (or) Software /Hardware Model Presentation (or) App Development (or) Prototype Presentation submission which shall be evaluated after completion of laboratory course and before semester end practical examination.
- 7.3 The Semester End Examination shall be conducted with an external examiner and the laboratory teacher. The external examiner shall be appointed from the cluster / other colleges which will be decided by the examination branch of the institution.

In the Semester End Examination, held for 3 hours, total 60 marks are divided and allocated as shown below:

- 1. 10 marks for write-up
- 2. 15 for experiment/program
- 3. 15 for evaluation of results
- 4. 10 marks for presentation on another experiment/program in the same laboratory course
- 5. 10 marks for viva-voce on concerned laboratory course.

The student, in each subject, shall have to earn 40% of marks (i.e. 16 marks out of 40 marks) in CIE, 40% of marks (i.e. 24 marks out of 60) in SEE and Overall 50% of marks (i.e. 50 marks out of 100 marks) both CIE and SEE marks taking together.

The student is eligible to write Semester End Examination of the concerned subject, if the student scores  $\geq$  40% (16 marks) of 40 Continuous Internal Examination (CIE) marks.

In case, the student appears for Semester End Examination (SEE) of the concerned subject but not scored minimum 40% of CIE marks (16 marks out of 40 internal marks), his performance in that subject in SEE shall stand cancelled in spite of appearing the SEE.

For conducting laboratory end examinations of all PG Programmes, one internal examiner and one external examiner are to be appointed by the Chief Controller of Examination in one week before for commencement of the lab end examinations.

- 7.4 A candidate shall be deemed to have secured the minimum academic requirement in a Course if he secures a minimum of 40% of marks in the Semester End Examination and a minimum aggregate of 50% of the total marks in the Semester End Examination and Continuous Internal Evaluation taken together.
- 7.5 In case the candidate does not secure the minimum academic requirement in any subject (as specified in 6) he has to re appear for the Semester End Examination in that course.

#### 8. RE-ADMISSION/RE-REGISTRATION

- 8.1 **Re-Admission for Discontinued Student:** A student, who has discontinued the M. Tech. degree programme due to any reason whatsoever, may be considered for '**readmission'** into the same degree programme (with the same specialization) with the academic regulations of the batch into which he gets readmitted, with prior permission from the authorities concerned, subject to item 5.1.
- 8.2 If a student is detained in a subject (s) due to shortage of attendance in any semester, he may be permitted to **re-register** for the same subject(s) in the same category (core or elective group) or equivalent subject, if the same subject is not available, as suggested by the Board of Studies of that department, as and when offered in the subsequent semester(s), with the academic regulations of the batch into which he seeks re-registration, with prior permission from the authorities concerned, subject to item 6.2.
- 8.3 A candidate shall be given only one-time chance to re-register and attend the classes for a maximum of two subjects in a semester, if the internal marks secured by a candidate are less than 40% and failed in those subjects but fulfilled the attendance requirement. A candidate must re-register for failed subjects within four weeks of commencement of the class work, in the next academic year and secure the required minimum attendance. In the event of the student taking this chance, his Continuous Internal Evaluation (internal) marks and Semester End Examination marks obtained in the previous attempt stand cancelled.

#### 9. EXAMINATIONS AND ASSESSMENT - THE GRADING SYSTEM

- 9.1 Marks will be awarded to indicate the performance of each student in each Theory Course, or Lab/ Practicals, or Seminar, or Project, etc., based on the % marks obtained in CIE + SEE (Continuous Internal Evaluation + Semester End Examination, both taken together) as specified in Item6above, and a corresponding Letter Grade shall be given.
- 9.2 As a measure of the student's performance, a 10-point Absolute Grading System using the following Letter Grades (UGC Guidelines) and corresponding percentage of marks shall be followed:

| % of Marks Secured<br>(Class Intervals)                   | Letter Grade<br>(UGC Guidelines) | Grade<br>Points |
|-----------------------------------------------------------|----------------------------------|-----------------|
| 90% and above $(\geq 90\%, \leq 100\%)$                   | O<br>(Outstanding)               | 10              |
| Below 90% but not less than 80%<br>( $\geq$ 80%, < 90%)   | A <sup>+</sup><br>(Excellent)    | 9               |
| Below 80% but not less than 70%<br>( $\geq$ 70%, < 80%)   | A<br>(Very Good)                 | 8               |
| Below 70% but not less than 60%<br>( $\geq 60\%$ , < 70%) | B <sup>+</sup><br>(Good)         | 7               |
| Below 60% but not less than 50% $(\ge 50\%, < 60\%)$      | B<br>(above Average)             | 6               |
| Below 50%<br>( < 50% )                                    | F<br>(FAIL)                      | 0               |
| Absent                                                    | AB                               | 0               |

#### M.Tech – VLSI Design

- 9.3 A student obtaining F Grade in any Course shall be considered 'failed' and is be required to reappear as 'Supplementary Candidate' in the Semester End Examination (SEE), as and when offered. In such cases, his Internal Marks (CIE Marks) in those Courses will remain the same as those he obtained earlier.
- 9.4 A student not appeared for examination then 'AB' Grade will be allocated in any Course shall be considered 'failed' and will be required to reappear as 'Supplementary Candidate' in the Semester End Examination (SEE), as and when offered.
- 9.5 A Letter Grade does not imply any specific Marks percentage and it will be the range of marks percentage.
- 9.6 In general, a student shall not be permitted to repeat any Course(s) only for the sake of 'Grade Improvement' or 'SGPA / CGPA Improvement'.
- 9.7 A student earns Grade Point (GP) in each Course, on the basis of the Letter Grade obtained by him in that Course. The corresponding 'Credit Points' (CP) are computed by multiplying the Grade Point with Credits for that particular Subject / Course.

#### Credit Points (CP) = Grade Point (GP) x Credits .... For a Course

- 9.8 The Student passes the Course only when he gets GP>=6 (B Grade or above).
- 9.9 A student earns Grade Point (GP) in each Course, on the basis of the Letter Grade obtained by him in that Course (excluding Mandatory non-credit Courses). Then the corresponding 'Credit Points' (CP) are computed by multiplying the Grade Point with Credits for that particular Course.

#### Credit Points (CP) = Grade Point (GP) x Credits .... For a Course

9.10 The Semester Grade Point Average (SGPA) is calculated by dividing the Sum of Credit Points ( $\Sigma$ CP) secured from ALL Courses registered in a Semester, by the Total Number of Credits registered during that Semester. SGPA is rounded off to TWO Decimal Places. SGPA is thus computed as

## SGPA = $\{\sum_{i=1}^{N} C_i G_i\} / \{\sum_{i=1}^{N} C_i\} \dots$ For each Semester,

where 'i' is the Course indicator index (takes into account all Courses in a Semester), 'N' is the no. of Courses 'REGISTERED' for the Semester (as specifically required and listed under the Course Structure of the parent Department),  $C_i$  is the no. of Credits allotted to that ix Course, and  $G_i$  represents the Grade Points (GP) corresponding to the Letter Grade awarded for that its Course.

| Indstration of Computation of SGI A |        |                             |               |                                  |  |  |  |  |  |  |
|-------------------------------------|--------|-----------------------------|---------------|----------------------------------|--|--|--|--|--|--|
| Course                              | Credit | Grade Grade<br>Letter Point |               | Credit Point<br>(Credit x Grade) |  |  |  |  |  |  |
| Course1                             | 3      | А                           | 8             | 3 x 8 = 24                       |  |  |  |  |  |  |
| Course2                             | 3      | B+                          | 7             | 4 x 7 = 28                       |  |  |  |  |  |  |
| Course3                             | 3      | В                           | 6             | 3 x 6 = 18                       |  |  |  |  |  |  |
| Course4                             | 3      | 0                           | 10            | 3 x10= 30                        |  |  |  |  |  |  |
| Course5                             | 3      | С                           | 5             | 3 x 5 = 15                       |  |  |  |  |  |  |
| Course6                             | 3      | В                           | 6             | 4 x 6 = 24                       |  |  |  |  |  |  |
|                                     | •      | Thus, SGPA =                | =139/18 =7.72 |                                  |  |  |  |  |  |  |

| Illustration | of  | Computation | of  | SGPA |
|--------------|-----|-------------|-----|------|
| mastiation   | ••• | Compation   | ••• |      |

9.11 The Cumulative Grade Point Average (CGPA) is a measure of the overall cumulative performance of a student over all Semesters considered for registration. The CGPA is the ratio of the Total Credit Points secured by a student in ALL registered Courses in ALL Semesters,

Thus

CGPA = {  $\sum_{j=1}^{M} C_j G_j$  } / {  $\sum_{j=1}^{M} C_j$  } ... for all S Semesters registered

#### (i.e., up to and inclusive of S Semesters, $S \ge 2$ )

where 'M' is the TOTAL no. of Courses (as specifically required and listed under the Course Structure of the parent Department) the Student has 'REGISTERED' from the 1<sup>st</sup> Semester onwards upto and inclusive of the Semester S (obviously M > N), 'j' is the Course indicator index (takes into account all Courses from 1 to S Semesters), **C**<sub>i</sub> is the no. of Credits allotted to

the jth Course, and G<sub>i</sub> represents the Grade Points (GP) corresponding to the Letter Grade

awarded for that jth Course. After registration and completion of I Year I Semester however, the SGPA of that Semester itself may be taken as the CGPA, as there are no cumulative effects.

Ear CCDA Commutation

|             |             | For CGP            | A Computation     |              | _   |
|-------------|-------------|--------------------|-------------------|--------------|-----|
|             | Semester 1  | Semester 2         | Semester 3        | Semester 4   |     |
|             | Credits: 18 | Credits: 18        | Credits: 12       | Credits : 20 |     |
|             | SGPA : 7.72 | SGPA : 7.8         | SGPA : 5.6        | SGPA : 6.0   |     |
| s, <b>(</b> | CGPA = 18   | 8 x 7.72 + 18 x 7. | 8 + 12 x 5.6 + 20 |              | 06  |
|             |             |                    |                   | = 6.         | .86 |

```
68
```

- 9.12 For Calculations listed in Item 9.6 9.11, performance in failed Courses (securing F Grade) will also be taken into account, and the Credits of such Courses will also be included in the multiplications and summations.
- 9.13 No SGPA/CGPA is declared, if a candidate is failed in any one of the courses of a given semester.
- 9.14 Conversion formula for the conversion of GPA into indicative percentage is % of marks scored = (final CGPA -0.50) x 10

#### 10 EVALUATION OF PROJECT/DISSERTATION WORK

Every candidate shall be required to submit a thesis or dissertation on a topic approved by the Project Review Committee.

- 10.1 A Project Review Committee (PRC) shall be constituted with Head of the Department as Chairperson, Project Supervisor and one senior faculty member of the Departments offering the M. Tech. programme.
- 10.2 Registration of Project Work: A candidate is permitted to register for the project work after satisfying the attendance requirement of all the courses, both theory and practical.
- 10.3 After satisfying 10.2, a candidate has to submit, in consultation with his Project Supervisor, the title, objective and plan of action of his project work to the PRC for approval. Only after obtaining the approval of the PRC the student can initiate the Project work.
- 10.4 If a candidate wishes to change his supervisor or topic of the project, he can do so with the approval of the PRC. However, the PRC shall examine whether or not the change of topic/supervisor leads to a major change of his initial plans of project proposal. If yes, his date of registration for the project work starts from the date of change of Supervisor or topic as the case may be.
- 10.5 A candidate shall submit his project status report in two stages at least with a gap of three months between them.

- 10.6 The work on the project shall be initiated at the beginning of the II year and the duration of the project is two semesters. A candidate is permitted to submit Project Thesis only after successful completion of all theory and practical courses with the approval of PRC not earlier than 40 weeks from the date of registration of the project work. For the approval of PRC the candidate shall submit the draft copy of thesis to the Head of the Department and make an oral presentation before the PRC.
- 10.7 After approval from the PRC, the soft copy of the thesis should be submitted to the College for <u>ANTI-PLAGIARISM</u> for the quality check and the plagiarism report should be included in the final thesis. If the copied information is less than **30%**, then only thesis will be accepted for submission.
- 10.8 Three copies of the Project Thesis certified by the supervisor shall be submitted to the College.
- 10.9 For **Dissertation work Review-I** in II Year I Sem. there is an internal marks of 100, the evaluation should be done by the PRC for 50 marks and Supervisor will evaluate for 50 marks. The Supervisor and PRC will examine the Problem Definition, Objectives, Scope of Work and Literature Survey in the same domain. A candidate has to secure a minimum of 50% of marks to be declared successful for Project Phase-I. If he fails to fulfill minimum marks, he has to reappear during the supplementary examination.
- 10.10 For Dissertation Work Review II in II Year II Sem. carries 100 internal marks. Evaluation should be done by the DRC for 50 marks and the Supervisor will evaluate it for the other 50 marks. The DRC will examine the overall progress of the Dissertation Work and decide whether or not the Dissertation is eligible for final submission. A candidate has to secure a minimum of 50% of marks to be declared successful in Dissertation Work Review II. If he fails to obtain the required minimum marks, he has to reappear for Dissertation Work Review II as and when conducted. For Dissertation Evaluation (Viva Voce) in II Year II Semester there are external marks of 100 and it is evaluated by the external examiner. The candidate has to secure a minimum of 50% marks in Dissertation Evaluation (Viva-Voce) examination.
- 10.11 Dissertation Work Reviews I and II shall be conducted in phase I (Regular) and Phase II (Supplementary). Phase II will be conducted only for unsuccessful students in Phase I. The unsuccessful students in Dissertation Work Review II (Phase II) shall reappear for it at the time of Dissertation Work Review II (Phase I). These students shall reappear for Dissertation Work Review II in the next academic year at the time of Dissertation Work Review II only after completion of Dissertation Work Review I, and then Dissertation Work Review II follows. The unsuccessful students in Dissertation Work Review II (Phase I) be unsuccessful students in Dissertation Work Review II (Phase I).
- 10.12 If he fails to fulfill as specified in 10.10, he will reappear for the Viva-Voce examination only after three months. In the reappeared examination also, fails to fulfill, he will not be eligible for the award of the degree.
- 10.13 The thesis shall be adjudicated by one examiner selected by the Chief Controller of Examinations. For this, the HOD of the Department shall submit a panel of 3 examiners, eminent in that field, with the help of the guide concerned and Head of the Department.
- 10.14 If the report of the examiner is not favorable, the candidate shall revise and resubmit the Thesis. If the report of the examiner is unfavorable again, the thesis shall be summarily rejected.

#### M.Tech – VLSI Design

- 10.15 If the report of the examiner is favorable, Project dissertation shall be conducted by a board consisting of the Supervisor, Head of the Department and the external examiner who adjudicated the Thesis.
- 10.16 The Head of the Department shall coordinate and make arrangements for the conduct of Project dissertation.
- 10.17 For mandatory non-credit Audit courses, a student has to secure 40 marks out of 100 marks (i.e.40% of the marks allotted) in the continuous internal evaluation for passing the subject/course. These marks should also be uploaded along with the internal marks of other subjects. No marks or Letter Grade shall be allotted for these courses/activities. However, for non-credit courses 'SATISFACTORY' or "UNSATISFACTORY' shall be indicated instead of the letter grade and this will not be counted for the computation of SGPA/CGPA.

#### 11. AWARD OF DEGREE AND CLASS

11.1 A Student who registers for all the specified Courses/ Courses as listed in the Course Structure, satisfies all the Course Requirements, and passes the examinations prescribed in the entire PG Programme (PGP), and secures the required number of 68 Credits (with CGPA ≥ 6.0), shall be declared to have 'QUALIFIED' for the award of the M.Tech. Degree in the chosen Branch of Engineering and Technology with specialization as he admitted.

#### 11.2 Award of Class

After a student has satisfied the requirements prescribed for the completion of the programme and is eligible for the award of M. Tech. Degree, he shall be placed in one of the following three classes based on the CGPA:

| Class Awarded                | Grade to be Secured |
|------------------------------|---------------------|
| First Class with Distinction | $CGPA \ge 7.75$     |
| First Class                  | 6.75 to < 7.75 CGPA |
| Second Class                 | 6.00 to < 6.75 CGPA |

11.3 A student with final CGPA (at the end of the PGP) < 6.00 will not be eligible for the Award of Degree.

#### 12. WITHOLDING OF RESULTS

If the student has not paid the dues, if any, to the college or if any case of indiscipline is pending against him, the result of the student will be withheld and he will not be allowed into the next semester. His degree will be withheld in such cases.

#### **13. TRANSITORY REGULATIONS**

- 13.1 If any candidate is detained due to shortage of attendance in one or more courses, they are eligible for re-registration to maximum of two earlier or equivalent courses at a time as and when offered.
- 13.2 The candidate who fails in any course will be given two chances to pass the same course; otherwise, he has to identify an equivalent course as per HITS21 Academic Regulations.

#### **14. SUPPLEMENTARY EXAMINATIONS**

Supplementary examinations for the odd semester shall be conducted with the regular examinations of even semester and vice versa, for those who appeared and failed or absent in regular examinations. Such candidates writing supplementary examinations may have to write more than one examination.

#### **15. REVALUATION**

Students shall be permitted for revaluation after the declaration of end semester examination results within due dates by paying prescribed fee. After revaluation if there is any betterment in the grade, then improved grade will be considered. Otherwise, old grade shall be retained.

#### **16. AMENDMENTS TO REGULATIONS**

The Academic Council of Holy Mary Institute of Technology & Science reserves the right to revise, amend, or change the regulations, scheme of examinations, and / or syllabi or any other policy relevant to the needs of the society or industrial requirements etc., without prior notice.

#### **17. GENERAL**

- 17.1 **Credit**: A unit by which the course work is measured. It determines the number of hours of instructions required per week. One credit is equivalent to one hour of teaching (lecture or tutorial) or two hours of practical work/field work per week.
- 17.2 **Credit Point:** It is the product of grade point and number of credits for a course.
- 17.3 Wherever the words "he", "him", "his", occur in the regulations, they include "she", "her".
- 17.4 The academic regulation should be read as a whole for the purpose of any interpretation.
- 17.5 In the case of any doubt or ambiguity in the interpretation of the above rules, the decision of the Chairman of the Academic Council is final.

## Malpractices Rules - Disciplinary Action For /Improper Conduct in Examinations

| S.<br>No | Nature of Malpractices / Improper Conduct                                                                                                                                                                                                                                                                                                                                                                                                                     | Punishment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 (a)    | Possesses or keeps accessible in examination<br>hall, any paper, note book, programmable<br>calculators, Cell phones, pager, palm<br>computers or any other form of material<br>concerned with or related to the course of the<br>examination (theory or practical) in which he is<br>appearing but has not made use of (material<br>shall include any marks on the body of the<br>candidate which can be used as an aid in the<br>course of the examination) | Expulsion from the examination hall and cancellation of the performance in that course only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| (b)      | Gives assistance or guidance or receives it<br>from any other candidate orally or by any other<br>body language methods or communicates<br>through cell phones with any candidate or<br>persons in or outside the exam hall in respect<br>of any matter.                                                                                                                                                                                                      | Expulsion from the examination hall and cancellation of the performance in that course only of all the candidates involved. In case of an outsider, he will be handed over to the police and a case is registered against him.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2        | Has copied in the examination hall from any<br>paper, book, programmable calculators, palm<br>computers or any other form of material<br>relevant to the course of the examination<br>(theory or practical) in which the candidate is<br>appearing.                                                                                                                                                                                                           | Expulsion from the examination hall and<br>cancellation of the performance in that course<br>and all other courses the candidate has already<br>appeared including practical examinations and<br>project work and shall not be permitted to<br>appear for the remaining examinations of the<br>courses of that Semester/year. The Hall Ticket<br>of the candidate is to be cancelled and sent to<br>the principal.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3        | Impersonates any other candidate in connection with the examination.                                                                                                                                                                                                                                                                                                                                                                                          | The candidate who has impersonated shall be<br>expelled from examination hall. The candidate<br>is also debarred and forfeits the seat. The<br>performance of the original candidate who has<br>been impersonated, shall be cancelled in all the<br>courses of the examination (including<br>practical's and project work) already appeared<br>and shall not be allowed to appear for<br>examinations of the remaining courses of that<br>semester/year. The candidate is also debarred<br>for two consecutive semesters from class work<br>and all examinations. The continuation of the<br>course by the candidate is course to the<br>academic regulations in connection with<br>forfeiture of seat. If the imposter is an outsider,<br>he will be handed over to the police and a case<br>is registered against him. |

| 4 | Smuggles in the Answer book or additional<br>sheet or takes out or arranges to send out the<br>question paper during the examination or<br>answer book or additional sheet, during or after<br>the examination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Expulsion from the examination hall and<br>cancellation of performance in that course and<br>all the other courses the candidate has already<br>appeared including practical examinations and<br>project work and shall not be permitted for the<br>remaining examinations of the courses of that<br>semester/year. The candidate is also debarred<br>for two consecutive semesters from class work<br>and all examinations. The continuation of the<br>course by the candidate is course to the<br>academic regulations in connection with<br>forfeiture of seat. |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 | Uses objectionable, abusive or offensive<br>language in the answer paper or in letters to the<br>examiners or writes to the examiner requesting<br>him to award pass marks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Cancellation of the performance in that course.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6 | Refuses to obey the orders of the Addl.<br>Controller of examinations / any officer on<br>duty or misbehaves or creates disturbance of<br>any kind in and around the examination hall or<br>organizes a walk out or instigates others to<br>walk out, or threatens the addl. Controller of<br>examinations or any person on duty in or<br>outside the examination hall of any injury to<br>his person or to any of his relations whether by<br>words, either spoken or written or by signs or<br>by visible representation, assaults the addl.<br>Controller of examinations, or any person on<br>duty in or outside the examination hall or any<br>of his relations, or indulges in any other act of<br>misconduct or mischief which result in damage<br>to or destruction of property in the examination<br>hall or any part of the College campus or<br>engages in any other act which in the opinion<br>of the officer on duty amounts to use of unfair<br>means or misconduct or has the tendency to<br>disrupt the orderly conduct of the examination. | In case of students of the college, they shall be<br>expelled from examination halls and<br>cancellation of their performance in that course<br>and all other courses the candidate(s) has (have)<br>already appeared and shall not be permitted to<br>appear for the remaining examinations of the<br>courses of that semester/year. The candidates<br>also are debarred and forfeit their seats. In case<br>of outsiders, they will be handed over to the<br>police and a police case is registered against<br>them.                                             |
| 7 | Leaves the exam hall taking away answer<br>script or intentionally tears of the script or any<br>part thereof inside or outside the examination<br>hall.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Expulsion from the examination hall and<br>cancellation of performance in that course and<br>all the other courses the candidate has already<br>appeared including practical examinations and<br>project work and shall not be permitted for the<br>remaining examinations of the courses of that<br>semester/year. The candidate is also debarred<br>for two consecutive semesters from class work<br>and all examinations. The continuation of the<br>course by the candidate is course to the<br>academic regulations in connection with<br>forfeiture of seat. |

## M.Tech – VLSI Design

| 8  | Possess any lethal weapon or firearm in the examination hall.                                                                                                                                                         | Expulsion from the examination hall and<br>cancellation of the performance in that course<br>and all other courses the candidate has already<br>appeared including practical examinations and<br>project work and shall not be permitted for the<br>remaining examinations of the courses of that<br>semester/year. The candidate is also debarred<br>and forfeits the seat.                                                                                                                                 |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9  | If student of the college, who is not a candidate<br>for the particular examination or any person<br>not connected with the college indulges in any<br>malpractice or improper conduct mentioned in<br>clause 6 to 8. | Student of the colleges expulsion from the examination hall and cancellation of the performance in that course and all other courses the candidate has already appeared including practical examinations and project work and shall not be permitted for the remaining examinations of the courses of that semester/year. The candidate is also debarred and forfeits the seat. Person(s) who do not belong to the College will be handed over to police and, a police case will be registered against them. |
| 10 | Comes in a drunken condition to the examination hall.                                                                                                                                                                 | Expulsion from the examination hall and<br>cancellation of the performance in that course<br>and all other courses the candidate has already<br>appeared including practical examinations and<br>project work and shall not be permitted for the<br>remaining examinations of the courses of that<br>semester/year.                                                                                                                                                                                          |
| 11 | Copying detected on the basis of internal<br>evidence, such as, during valuation or during<br>special scrutiny.                                                                                                       | Cancellation of the performance in that course<br>and all other courses the candidate has appeared<br>including practical examinations and project<br>work of that semester/year examinations.                                                                                                                                                                                                                                                                                                               |
| 12 | If any malpractice is detected which is not<br>covered in the above clauses 1 to 11 shall be<br>reported to the principal for further action to<br>award suitable punishment.                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# COURSE STRUCTURE

| I-Year I Semester |                                      |            |                   |     |   |    |     |     |                             |  |
|-------------------|--------------------------------------|------------|-------------------|-----|---|----|-----|-----|-----------------------------|--|
| Course Code       | Course Title                         | Category   | Hours per<br>Week |     | · |    |     |     | of Examination<br>mum Marks |  |
|                   |                                      | gj         | L                 |     |   |    | CIE | SEE | Total                       |  |
| B2VD101PC         | Digital System Design with FPGAs     | PC         | 3                 | -   | - | 3  | 40  | 60  | 100                         |  |
| B2VD102PC         | ARM Microcontrollers                 | PC         | 3                 | -   | - | 3  | 40  | 60  | 100                         |  |
| B2VD103PC         | Research Methodology and IPR         | PC         | 2                 | -   | - | 2  | 40  | 60  | 100                         |  |
|                   | Professional Elective – I            | PE         | 3                 | -   | - | 3  | 40  | 60  | 100                         |  |
|                   | Professional Elective – II           | PE         | 3                 | -   | - | 3  | 40  | 60  | 100                         |  |
| B2VD104PC         | Digital System Design with FPGAs Lab | PC         | -                 | -   | 4 | 2  | 40  | 60  | 100                         |  |
| B2VD105PC         | ARM Microcontrollers Lab             | PC         | -                 | -   | 4 | 2  | 40  | 60  | 100                         |  |
|                   | Total                                |            | 14                | -   | 8 | 18 | 280 | 420 | 700                         |  |
|                   | Audit                                | Course(Non | Cred              | it) |   |    |     |     |                             |  |
|                   | Audit Course – I                     | AC         | 2                 | -   | - | -  | 100 | -   | 100                         |  |

| <b>Dept. of M.Tech – VLSI Design</b> |
|--------------------------------------|
|--------------------------------------|

| I- Year II Semester |                                          |                               |       |    |    |     |      |     |         |  |                                    |  |  |
|---------------------|------------------------------------------|-------------------------------|-------|----|----|-----|------|-----|---------|--|------------------------------------|--|--|
| Course Code         | Course Title                             | Category Hours per<br>Week Cr | Wook  |    |    |     | Wook |     | Credits |  | me of Examination<br>Iaximum Marks |  |  |
|                     |                                          | gy                            | L     | Т  | Р  |     | CIE  | SEE | Total   |  |                                    |  |  |
| B2VD201PC           | CMOS Analog IC Design                    | PC                            | 3     | -  | -  | 3   | 40   | 60  | 100     |  |                                    |  |  |
| B2VD202PC           | System Design with Embedded<br>Linux     | PC                            | 3     | -  | -  | 3   | 40   | 60  | 100     |  |                                    |  |  |
|                     | Professional Elective – III              | PE                            | 3     | -  | -  | 3   | 40   | 60  | 100     |  |                                    |  |  |
|                     | Professional Elective – IV               | PE                            | 3     | -  | -  | 3   | 40   | 60  | 100     |  |                                    |  |  |
| B2VD203PC           | CMOS Analog IC Design                    | PC                            | -     | -  | 4  | 2   | 40   | 60  | 100     |  |                                    |  |  |
| B2VD204PC           | System Design with Embedded<br>Linux Lab | PC                            | -     | -  | 4  | 2   | 40   | 60  | 100     |  |                                    |  |  |
| B2VD201PW           | Mini Project with Seminar                | PWC                           | -     | -  | 4  | 2   | 100  | -   | 100     |  |                                    |  |  |
|                     |                                          | 12                            | -     | 12 | 18 | 340 | 360  | 700 |         |  |                                    |  |  |
|                     | Audit                                    | Course(Non                    | Credi | t) | •  |     |      |     |         |  |                                    |  |  |
|                     | Audit Course – II                        | AC                            | 2     | -  | -  | -   | 100  | -   | 100     |  |                                    |  |  |

| III Semester |                           |           |                   |   |    |         |      |     |       |  |   |  |      |  |   |  |      |  |   |  |  |                   |  |
|--------------|---------------------------|-----------|-------------------|---|----|---------|------|-----|-------|--|---|--|------|--|---|--|------|--|---|--|--|-------------------|--|
| Course Code  | Course Title              | Category  | Hours per<br>Week |   | _  |         | Week |     | Week  |  | _ |  | Week |  | _ |  | Wook |  | _ |  |  | of Exan<br>imum M |  |
| course coue  |                           | Cuttegory | L                 | Т | Р  | Credits | CIE  | SEE | Total |  |   |  |      |  |   |  |      |  |   |  |  |                   |  |
|              | Professional Elective - V | PE        | 3                 | - | -  | 3       | 40   | 60  | 100   |  |   |  |      |  |   |  |      |  |   |  |  |                   |  |
|              | Open Elective             | OE        | 3                 | - | -  | 3       | 40   | 60  | 100   |  |   |  |      |  |   |  |      |  |   |  |  |                   |  |
| B2VD302PW    | Dissertation Phase - I    | PWC       | -                 | - | 12 | 6       | 100  | -   | 100   |  |   |  |      |  |   |  |      |  |   |  |  |                   |  |
|              | Total                     |           | 6                 | - | 12 | 12      | 180  | 120 | 300   |  |   |  |      |  |   |  |      |  |   |  |  |                   |  |

| IV Semester |                         |          |                   |   |         |                                        |     |     |       |
|-------------|-------------------------|----------|-------------------|---|---------|----------------------------------------|-----|-----|-------|
| Course Code | Course Title            | Category | Hours per<br>Week |   | Credits | Scheme of Examination<br>Maximum Marks |     |     |       |
|             |                         |          | L                 | Т | Р       | Cicuits                                | CIE | SEE | Total |
| B2VD403PW   | Dissertation Phase - II | PWC      | -                 | - | 12      | 06                                     | 100 | -   | 100   |
| B2VD404PW   | Dissertation Viva -Voce | PWC      | -                 | - | 28      | 14                                     | -   | 100 | 100   |
|             | Total                   |          | -                 | - | 40      | 20                                     | 100 | 100 | 200   |

## **Total Credits = 68**

| PROFESSIONAL ELECTIVES |                                                 |           |                                 |  |  |
|------------------------|-------------------------------------------------|-----------|---------------------------------|--|--|
| PE- I                  |                                                 | PE – II   |                                 |  |  |
| B2VD101PE              | Advanced Computer Architecture                  | B2VD104PE | DSP Architecture                |  |  |
| B2VD102PE              | Full Custom IC Design                           | B2VD105PE | IOT and Its Applications        |  |  |
| B2VD103PE              | Nanomaterials and Nanotechnology                | B2VD106PE | Hardware and Software Co-Design |  |  |
| PE - III               |                                                 | PE – IV   |                                 |  |  |
| B2VD207PE              | Algorithms for VLSI Design Automation           | B2VD210PE | Device Modeling                 |  |  |
| B2VD208PE              | SOC Design                                      | B2VD211PE | RF IC Architecture              |  |  |
| B2VD209PE              | VLSI Signal Processing                          | B2VD212PE | Design for Testability          |  |  |
|                        | $\mathbf{PE} - \mathbf{V}$                      |           |                                 |  |  |
| B2VD313PE              | Parallel Processing                             |           |                                 |  |  |
| $B_2 V D M 4 P E$      | Artificial Intelligence and Machine<br>Learning |           |                                 |  |  |
| B2VD315PE              | Memory Technologies                             |           |                                 |  |  |

| OPEN ELECTIVES |                               |  |  |  |
|----------------|-------------------------------|--|--|--|
| B2VD401OE      | Scripting Languages           |  |  |  |
| B2VD402OE      | Internet of Things            |  |  |  |
| B2VD403OE      | Adhoc and Sensor Networks     |  |  |  |
| B2VD404OE      | Information Retrieval Systems |  |  |  |

| AUDIT COURSE I |                                    | AUDIT COURSE II |                                                              |  |
|----------------|------------------------------------|-----------------|--------------------------------------------------------------|--|
| B2VD101AC      | English for Research Paper Writing | B2VD203AC       | Disaster Management                                          |  |
| B2VD102AC      | Pedagogy Studies                   | B2VD204AC       | Personality Development through Life<br>Enlightenment Skills |  |

# I-YEAR (I-SEMESTER)

## **DIGITAL SYSTEM DESIGN WITH FPGAs**

#### I-M. Tech (I Semester) Course Code: B2VD101PC

L T P C 3 0 0 3

#### **COURSE OBJECTIVES:**

- 1. To provide extended knowledge of digital logic circuits in the form of state model approach.
- 2. To provide an overview of system design approach using programmable logic devices.
- 3. To provide and understand of fault models and test methods.
- 4. To get exposed to the various architectural features of CPLDS and FPGAS.
- 5. To learn the methods and techniques of CPLD & FPGA design with EDA tools.
- 6. To expose software tools used for design process with the help of case studies.

#### **COURSE OUTCOMES:**

- 1. To exposes the design approaches using FPGAs.
- 2. To provide in depth understanding of Fault models.
- 3. To understands test pattern generation techniques for fault detection.
- 4. To design fault diagnosis in sequential circuits.
- 5. To provide understanding in the design of flow using case studies.

#### UNIT-I

Programmable Logic Devices: The concept of programmable Logic Devices, SPLDs, PAL devices, PLA devices, GAL devices, CPLD-Architecture, FPGAs-FPGA technology, architecture, virtex CLB and slice, FPGA Programming Technologies, Xilinx XC2000, XC3000, XC4000 Architectures, Actel ACT1, ACT2 and ACT3 Architectures. [TEXTBOOK-1]

#### UNIT-II

Analysis and derivation of clocked sequential circuits with state graphs and tables: A sequential parity checker, Analysis by signal tracing and timing charts-state tables and graphs-general models for sequential circuits, Design of a sequence detector, More Complex design problems, Guidelines for construction of state graphs, serial data conversion, Alphanumeric state graph notation. Need and Design strategies for multi-clock sequential circuits. [TEXTBOOK-2]

#### UNIT-III

Sequential circuit Design: Design procedure for sequential circuits-design example, Code converter, Design of Iterative circuits, Design of a comparator, Controller (FSM) – Metastability, Synchronization, FSM Issues, Pipelining resources sharing, Sequential circuit design using FPGAs, Simulation and testing of Sequential circuits, Overview of computer Aided Design. [TEXTBOOK-2]

#### UNIT-IV

Fault Modeling and Test Pattern Generation: Logic Fault Model, Fault detection & redundancy, Fault equivalence and fault location, Fault dominance, Single stuck at fault model, multiple Stuck at Fault models, Bridging Fault model.

Fault diagnosis of combinational circuits by conventional methods, path sensitization techniques, Boolean difference method, KOHAVI algorithm, Test algorithms-D algorithm, Random testing, transition count testing, signature analysis and test bridging faults. [TEXTBOOK-3 & Ref.1]

#### UNIT - V

Fault Diagnosis in sequential circuits: Circuit Test Approach, Transition check Approach, State identification and fault detection experiment, Machine identification, Design of fault detection experiment. [Ref.3]

#### **TEXT BOOKS:**

- 1. Digital Electronics and design with VHDL- Volnei A. Pedroni, Elsevier publications.
- 2. Fundamentals of Logic Design-Charles H.Roth, Jr. -5thEd., Cengage Learning.
- 3. Digital Circuits and Logic Design-Samuel C.LEE, PHI, 2008.

#### **REFERENCE BOOKS:**

- 1. Logic Design Theory- N.N.Biswas, PHI.
- 2. Digital System Design using programmable logic devices- Parag K.Lala, BS publications.
- 3. Switching and Finite Automata Theory Zvi Kohavi & Niraj K. Jha, 3rd Edition, Cambridge, 2010

## **ARM MICROCONTROLLERS**

#### I-M. Tech (I Semester) Course Code: B2VD102PC

**COURSE OBJECTIVES:** 

- 1. Explore the architecture and instruction set of ARM processor.
- 2. To provide a comprehensive understanding of various programs of ARM Processors.
- 3. Learn the programming on ARM Cortex M.

#### **COURSE OUTCOMES:** After completing this course the student will be able to:

- 1. Explore the selection criteria of ARM processors by understanding the functional level trade off issues.
- 2. Explore the ARM development towards the functional capabilities.
- 3. Work with ASM level program using the instruction set.
- 4. Programming the ARM Cortex M.

#### UNIT - I

**ARM Embedded Systems:** RISC design philosophy, ARM design philosophy, Embedded system hardware, Embedded system software.

**ARM Processor Fundamentals:** Registers, Current Program Status Register, Pipeline, Exceptions, Interrupts and Vector Table, Core Extensions, Architecture Revisions, ARM Processor Families.

Architecture of ARM Processors: Introduction to the architecture, Programmer's model- operation modes and states, registers, special registers, floating point registers, Behavior of the application program status register(APSR)-Integer status flags, Q status flag, GE bits, Memory system-Memory system features, memory map, stack memory, memory protection unit (MPU), Exceptions and Interrupts-what are exceptions, nested vectored interrupt controller(NVIC), vector table, Fault handling, System control block (SCB), Debug, Reset and reset sequence.

#### UNIT - II

**Introduction to the Arm Instruction Set:** Data processing instructions, branch instructions, load-store instructions, software interrupt instructions, program status register instructions, loading constants, ARMv5E extensions, Conditional execution.

**Introduction to the Thumb Instruction Set:** Thumb Register Usage, ARM-Thumb Interworking, Other Branch Instructions, Data Processing Instructions, Single-Register Load-Store Instructions, Multiple- Register Load-Store Instructions, Stack Instructions, Software Interrupt Instruction.

#### UNIT - III

Technical Details of ARM Cortex M Processors General information about Cortex-M3 and cortex M4 processors-Processor type, processor architecture, instruction set, block diagram, memory system, interrupt and exception support, Features of the cortex-M3 and Cortex-M4 Processors- Performance, code density, low power, memory system, memory protection unit, interrupt handling, OS support and system level features, Cortex-M4 specific features, Ease of use, Debug support, Scalability, Compatibility.

#### UNIT - IV

Instruction SET of ARM Cortex M Background to the instruction set in ARM Cortex-M Processors, Comparison of the instruction set in ARM Cortex-M Processors, understanding the assembly language syntax, Use of a suffix in instructions, Unified assembly Language (UAL), Instruction set, Cortex-M4- specific instructions, Barrel shifter, Accessing special instructions and special registers in Programming.

#### UNIT -V

Floating Point Operations About Floating Point Data,Cortex-M4 Floating Point Unit (FPU)- overview, FP registers overview, CPACR register, Floating point register bank, FPSCR, FPU->FPCCR, FPU- > FPCAR, FPU->FPDSCR, FPU->MVFR0, FPU->MVFR1. ARM Cortex-M4 and DSP Applications: DSP on a microcontroller, Dot Product example, writing optimized DSP code for the CortexM4-Biquad filter, Fast Fourier transform, FIR filter.

L T P C 3 0 0 3

#### **TEXT BOOKS**:

- 1. Andrew N. SLOSS, Dominic SYMES, Chris WRIGHT- ARM System Developer's Guide Designing and Optimizing System Software, Elsevier Publications, 2004.
- 2. Joseph Yiu, The Definitive Guide to ARM Cortex-M3 and Cortex-M4 Processors by Elsevier Publications,3rd Ed.,

#### **REFERENCE BOOKS:**

- 1. Steve Furber Arm System on Chip Architectures -Edison Wesley, 2000.
- 2. David Seal ARM Architecture Reference Manual, Edison Wesley, 2000.

## **RESEARCH METHODOLOGY AND IPR**

#### I-M. Tech (I Semester) Course Code: B2VD103PC

L T P C 2 0 0 2

#### **COURSE OBJECTIVES:**

- 1. To understand the research problem
- 2. To know the literature studies, plagiarism and ethics
- 3. To get the knowledge about technical writing
- 4. To analyze the nature of intellectual property rights and new developments

#### **COURSE OUTCOMES:** At the end of this course, students will be able to

- 1. Understand research problem formulation.
- 2. Analyze research related in formation
- 3. Understand that today's world is controlled by Computer, Information Technology, but tomorrow world will be ruled by ideas, concept, and creativity.
- 4. Understanding that when IPR would take such important place in growth of individuals & nation, it is needless to emphasis the need of information about Intellectual Property Right to be promoted among students in general & engineering in particular.

#### **UNIT-I**

Meaning of research problem, Sources of research problem, Criteria Characteristics of a good research problem, Errors in selecting a research problem, Scope and objectives of research problem, Approaches of investigation of solutions for research problem, data collection, analysis, interpretation, Necessary instrumentations

#### **UNIT-II**

Effective literature studies approaches, analysis, Plagiarism, Research ethics

#### UNIT-III

Effective technical writing, how to write report, Paper Developing a Research Proposal, Format of research proposal, a presentation and assessment by a review committee

#### **UNIT-IV**

Patents, Designs, Trade and Copyright. Process of Patenting and Development: technological research, innovation, patenting, development. International Scenario: International cooperation on Intellectual Property. Procedure for grants of patents, Patenting under PCT

#### **UNIT-V**

Scope of Patent Rights. Licensing and transfer of technology, Patent information and databases Geographical Indications New Developments in IPR: Administration of Patent System. New developments in IPR; IPR of Biological Systems, Computer Software etc, Traditional knowledge Case Studies, IPR and IITs

#### **TEXT BOOKS:**

- 1. Stuart Melville and Wayne Goddard, "Research methodology: an introduction for science &engineering students"
- 2. Wayne Goddard and Stuart Melville, "Research Methodology: An Introduction"

#### **REFERENCE BOOKS:**

- 1. Ranjit Kumar, 2nd Edition, "Research Methodology: A Step-by-Step Guide for beginners"
- 2. Halbert, "Resisting Intellectual Property", Taylor & Francis Ltd, 2007
- 3. Mayall, "Industrial Design", McGraw Hill, 1992.
- 4. Niebel, "Product Design", McGraw Hill, 1974.
- 5. Asimov, "Introduction to Design", Prentice Hall, 1962.
- Robert P. Merges, Peter S. Menell Mark A. Lemley, "Intellectual Property in New technological Age", 2016

## ADVANCED COMPUTER ARCHITECTURE (Professional Elective – I)

#### I-M. Tech (I Semester) Course Code: B2VD101PE

#### **COURSE OBJECTIVES:**

- 1. To make students know about the Parallelism concepts in Programming
- 2. To give the students an elaborate idea about the different memory systems and buses.
- 3. To introduce the advanced processor architectures to the students

#### **COURSE OUTCOMES:** At the end of this course, students will be able to

- 1. Demonstrate concepts of parallelism in hardware/software.
- 2. Discuss memory organization and mapping techniques
- 3. Describe architectural features of advanced processors.
- 4. Interpret performance of different pipelined processors.

#### UNIT-I

**Fundamentals of Computer Design:** Fundamentals of Computer design, Changing faces of computing and task of computer designer, Technology trends, Cost price and their trends, measuring and reporting performance, quantitative principles of computer design, Amdahl's law.

Instruction set principles and examples- Introduction, classifying instruction set- memory addressing- type and size of operands, operations in the instruction set.

#### UNIT – II

**Pipelines:** Introduction, basic RISC instruction set, Simple implementation of RISC instruction set, Classic five stage pipe line for RISC processor, Basic performance issues in pipelining, Pipeline hazards, Reducing pipeline branch penalties.

**Memory Hierarchy Design:** Introduction, review of ABC of cache, Cache performance, Reducing cache miss penalty, Virtual memory.

#### UNIT - III

**Instruction Level Parallelism the Hardware Approach:** Instruction-Level parallelism, Dynamic scheduling, Dynamic scheduling using Tomasulo's approach, Branch prediction, high performance instruction delivery-hardware based speculation.

**ILP Software Approach:** Basic compiler level techniques, static branch prediction, VLIW approach, Exploiting ILP, Parallelism at compile time, Cross cutting issues -Hardware verses Software.

#### UNIT – IV

**Multi Processors and Thread Level Parallelism:** Multi Processors and Thread level Parallelism- Introduction, Characteristics of application domain, Systematic shared memory architecture, Distributed shared – memory architecture, Synchronization.

#### $\mathbf{UNIT} - \mathbf{V}$

**Inter Connection and Networks:** Introduction, Interconnection network media, Practical issues in interconnecting networks, Examples of inter connection, Cluster, Designing of clusters. **Intel Architecture:** Intel IA- 64 ILP in embedded and mobile markets Fallacies and pit falls

#### **TEXT BOOK:**

1. John L. Hennessy, David A. Patterson, "Computer Architecture: A Quantitative Approach", 3rd Edition, Elsevier.

#### **REFERENCE BOOKS:**

1. John P. Shen and MiikkoH. Lipasti, "Modern Processor Design: Fundamentals of Superscalar Processors", 2002, Beta Edition, McGraw-Hill

#### L T P C 3 0 0 3

## FULL CUSTOM IC DESIGN (Professional Elective – I)

#### I-M. Tech (I Semester) Course Code: B2VD102PE

#### **COURSE OBJECTIVES:**

- 1. To understand the fundamentals of layout design and it's significance
- 2. To Compare the semicustom and full custom layout
- 3. To acquire knowledge on CAD tools

#### **COURSE OUTCOMES:** At the end of this course, students will be able to

- 1. Explain key features, limitations and topics related to CMOS technology
  - 2. Describe full custom integrated circuit design methodology and issues/constraints related to analogue/digital/mixed signal circuit design
  - 3. Design and assess full custom integrated circuit layout
  - 4. Use a complete tool suite (schematic capture, simulation, layout design, physical verification)covering the full custom design of CMOS integrated circuits.

#### UNIT - I

Schematic fundamentals, Layout design, Introduction to CMOS VLSI manufacturing processes, Layers and connectivity, Process design rules Significance of full custom IC design, layout design flows.

#### UNIT - II

Advanced techniques for specialized building blocks Standard cell libraries, Pad cells and Laser fuse cells, Advanced techniques for building blocks, Power grid Clock signals

#### UNIT - III

Interconnect routing. Interconnect layout design, Special electrical requirements, Layout design techniques to address electrical characteristics.

#### UNIT - IV

Layout considerations due to process constraints large metal via implementations, Step coverage rules, Special design rules, Latch-up and Guard rings, Constructing the pad ring, Minimizing Stress effects.

#### UNIT - V

Proper layout CAD tools for layout, Planning tools, Layout generation tools, Support tools.

#### **TEXT BOOK:**

1. Dan Clein, "CMOS IC Layout Concepts Methodologies and Tools", Newnes, 2000.

#### **REFERENCE BOOK:**

1. Ray Alan Hastings, "TheArtofAnalogLayout", 2ndEdition, Prentice Hall, 2006

## NANOMATERIALS AND NANOTECHNOLOGY (Professional Elective – I)

#### I-M. Tech (I Semester) Course Code: B2VD103PE

L T P C 3 0 0 3

#### **COURSE OBJECTIVES:**

- 1. To learn the various nano materials
- 2. To gain knowledge on SET and Carbon nano tubes in the design of transistors
- 3. To gather detailed knowledge of the operation of fabrication and characterization devices toachieve precisely designed systems

#### **COURSE OUTCOMES:** At the end of the course, students will be able to:

- 1. Understand the basic science behind the design and fabrication of nano scale systems.
- 2. Understand and formulate new engineering solutions for current problems and competingtechnologies for future applications.
- 3. Make inter disciplinary projects applicable to wide areas by clearing and fixing the boundaries insystem development.

#### UNIT - I

Introduction of nano materials and nanotechnologies, Features of nanostructures, Applications of nano materials and technologies.

Nano dimensional Materials 0D, 1D, 2D structures – Size Effects – Fraction of Surface Atoms – Specific Surface Energy and Surface Stress – Effect on the Lattice Parameter – Phonon Density of States – the General Methods available for the Synthesis of Nanostructures – precipitate – reactive hydrothermal/solvo thermal methods – suitability of such methods for scaling – potential Uses.

#### UNIT - II

Fundamentals of nanomaterials, Classification, Zero-dimensional nanomaterials, One-dimensional nanomaterials, Two-dimensional nanomaterials, Three dimensional nanomaterials. Low-Dimensional Nanomaterials and its Applications, Synthesis, Properties, and Applications of Low-Dimensional Carbon-Related Nanomaterials

#### UNIT - III

Micro- and Nanolithography Techniques, Emerging Applications, Introduction to Micro electro mechanical Systems (MEMS), Advantages and Challenges of MEMS, Fabrication Technologies, Surface Micromachining, Bulk Micromachining, Molding. Introduction to Nano Phonics

#### UNIT - IV

Introduction, Synthesis of CNTs - Arc-discharge, Laser-ablation, Catalytic growth, Growth mechanisms of CNT's - Multi-walled nanotubes, Single-walled nanotubes Optical properties of CNT's, Electrical transport in perfect nanotubes, Applications as case studies. Synthesis and Applications of CNT's

#### UNIT - V

Ferroelectric materials, coating, molecular electronics and nanoelectronics, biological and environmental, membrane-based application, polymer-based application.

#### **TEXT BOOKS**

- 1. Kenneth J. Klabunde and Ryan M. Richards, "Nanoscale Materials in Chemistry", 2 edition, JohnWiley and Sons, 2009.
- 2. I Gusev and A A Rempel, "Nanocrystalline Materials", Cambridge International SciencePublishing, 1<sup>st</sup> Indian edition by Viva Books Pvt. Ltd.2008.
- 3. B. S.Murty, P. Shankar, BaldevRaj, B. B. Rath, James Murday, "Nanoscience and Nanotechnology", Tata McGraw Hill Education 2012.

#### **REFERENCE BOOKS**

- 1. Bharat Bhushan, "Springer Handbook of Nanotechnology", Springer, 3<sup>rd</sup> edition, 2010.
- 2. Kamal K. Kar, "Carbon Nanotubes: Synthesis, Characterization and Applications", ResearchPublishing Services; 1 st edition, 2011, ISBN-13:978-9810863975.

## DSP ARCHITECTURE (Professional Elective – II)

#### I-M. Tech (I Semester) Course Code: B2VD104PE

#### **COURSE OBJECTIVES:**

- 1. To know the various methods for implementation of DSP systems.
- 2. To understand the various implementations of DSP architectures
- 3. To gain knowledge on multi-core DSP architectures and programming

#### **COURSE OUTCOMES:** At the end of this course, students will be able to

- 1. Identify and formalize architectural level characterization of P-DSP hardware
- 2. Ability to design, programming (assembly and C), and testing code using Code Composer Studio environment
- 3. Deployment of DSP hardware for Control, Audio and Video Signal processing applications
- 4. Understanding of major areas and challenges in DSP based embedded systems

#### **UNIT-I**

**Programmable DSP Hardware:** Processing Architectures (von Neumann, Harvard), DSP core algorithms (FIR, IIR, Convolution, Correlation, FFT), IEEE standard for Fixed and Floating Point Computations, Special Architectures Modules used in Digital Signal Processors (like MAC unit, Barrel shifters), On-Chip peripherals, DSP benchmarking.

#### **UNIT-II**

**Structural and Architectural Considerations:** Parallelism in DSP processing, Texas Instruments TMS320 Digital Signal Processor Families, Fixed Point TI DSP Processors: TMS320C1X and TMS320C2X Family,TMS320C25 –Internal Architecture, Arithmetic and Logic Unit, Auxiliary Registers, Addressing Modes (Immediate, Direct and Indirect, Bit-reverse Addressing), Basics of TMS320C54x and C55x Families in respect of Architecture improvements and new applications fields, TMS320C5416 DSP Architecture, Memory Map, Interrupt System, Peripheral Devices, Illustrative Examples for assembly coding.

#### UNIT-III

**VLIW Architecture:** Current DSP Architectures, GPUs as an alternative to DSP Processors, TMS320C6X Family, Addressing Modes, Replacement of MAC unit by ILP, Detailed study of ISA, Assembly Language Programming, Code Composer Studio, Mixed Cand Assembly Language programming, On-chip peripherals, Simple applications developments as an embedded environment.

#### UNIT-IV

**Multi-Core DSPs:** Introduction to Multi-core computing and applicability for DSP hardware, Concept of threads, introduction to P-thread, mutex and similar concepts, heterogeneous and homogenous multi- core systems.

#### UNIT-V

**Shared Memory Parallel Programming:** Open MP approach of parallel programming, PRAGMA directives, OpenMP Constructs for work sharing like for loop, sections, TI TMS320C6678 (Eight Core subsystem).

#### **TEXT BOOKS:**

- 1. M. Sasikumar, D. Shikhare, Ravi Prakash, "Introduction to Parallel Processing", 1st Edition, PHI, 2006.
- 2. Fayez Gebali, "Algorithms and Parallel Computing", 1st Edition, John Wiley & Sons, 2011
- 3. Rohit Chandra, Ramesh Menon, Leo Dagum, David Kohr, DrorMaydan, Jeff McDonald, "Parallel Programming in OpenMP", 1st Edition, MorganKaufman, 2000

#### **REFERENCE BOOKS:**

- 1. Ann Melnichuk, Long Talk, "Multicore Embedded systems", 1st Edition, CRC Press, 2010.
- 2. Wayne Wolf, "High Performance Embedded Computing: Architectures, Applications and Methodologies", 1st Edition, Morgan Kaufman, 2016

Page 30

## IOT AND ITS APPLICATIONS (Professional Elective – II)

I-M. Tech (I Semester) Course Code: B2VD105PE L T P C 3 0 0 3

#### **COURSE OBJECTIVES:**

- 1. To learn IOT technology, security, standardization.
- 2. To learn IOT radiation, design principle.
- 3. To learn about private implementation security issues in platform and design IOT application for industrial use.

#### **COURSE OUTCOMES:** At the end of this course, students will be able to

- 1. Understand the concept of IOT and M2M
- 2. Study IOT architecture and applications in various fields
- 3. Study the security and privacy issues in IOT.

#### **UNIT-I**

IoT & Web Technology. The Internet of Things today, Time for Convergence, Towards the IoT Universe, Internet of Things Vision, IoT Strategic Research and Innovation Directions, IoT Applications, Future Internet Technologies, Infrastructure, Networks and Communication, Processes, Data Management, Security, Privacy & Trust, Device Level Energy Issues, IoT Related Standardization, Recommendations on Research Topics.

#### **UNIT-II**

M2M to IoT – A Basic Perspective– Introduction, Some Definitions, M2M Value Chains, IoT Value Chains, an emerging industrial structure for IoT, The international driven global value chain and global information monopolies M2M to IoT-An Architectural Overview– Building an architecture, Main design principles and needed capabilities, An IoT architecture outline, standards considerations.

#### **UNIT-III**

IoT Architecture -State of the Art – Introduction, State of the art, Architecture Reference Model- Introduction, Reference Model and architecture, IoT reference Model, IoT Reference Architecture- Introduction, Functional View, Information View, Deployment and Operational View, Other Relevant architectural views.

#### **UNIT-IV**

IoT Applications for Value Creations Introduction, IoT applications for industry: Future Factory Concepts, Brownfield IoT, Smart Objects, Smart Applications, Four Aspects in your Business to Master IoT, Value Creation from Big Data and Serialization, IoT for Retailing Industry, IoT For Oil and Gas Industry, Opinions on IoT Application and Value for Industry, Home Management, eHealth.

#### UNIT-V

Internet of Things Privacy, Security and Governance Introduction, Overview of Governance, Privacy and Security Issues,

#### **TEXT BOOKS:**

- 1. Vijay Madisetti and ArshdeepBahga, "Internet of Things (A Hands-on-Approach)", 1<sup>st</sup>Edition, VPT, 2014.
- 2. Francis daCosta, "Rethinking the Internet of Things: A Scalable Approach to Connecting Everything", 1<sup>st</sup> Edition, Apress Publications, 2013.

#### **REFERENCE BOOK:**

1. Cuno Pfister, "Getting Started with the Internet of Things", O Reilly Media, 2011.

### HARDWARE AND SOFTWARE CO-DESIGN (Professional Elective – II)

## I-M. Tech (I Semester)

Course Code: B2VD106PE

#### **COURSE OBJECTIVES:**

- 1. To understand the design of mixed hardware-software systems.
- 2. To focus on common underlying modeling concepts, the design of hardware-software interfaces, and the trade-offs between hardware and software components.
- 3. To understand Languages for System Level Specification and Design

#### **COURSE OUTCOMES:**

- 2. To acquire the knowledge on various models of Co-design.
- 3. To explore the interrelationship between Hardware and software in a embedded system
- 4. To acquire the knowledge of firmware development process and tools during Co-design.
- 5. Understand validation methods and adaptability.

#### UNIT - I

**Co- Design Issues:** Co- Design Models, Architectures, Languages, A Generic Co-design Methodology. **Co- Synthesis Algorithms:** Hardware software synthesis algorithms: hardware – software partitioning distributed system co-synthesis.

#### UNIT - II

**Prototyping and Emulation:** Prototyping and emulation techniques, prototyping and emulation environments, future developments in emulation and prototyping architecture specialization techniques, system communication infrastructure.

**Target Architectures:** Architecture Specialization techniques, System Communication infrastructure, Target Architecture and Application System classes, Architecture for control dominated systems (8051-Architectures for High performance control), Architecture for Data dominated systems (ADSP21060, TMS320C60), Mixed Systems.

#### UNIT - III

**Compilation Techniques and Tools for Embedded Processor Architectures:** Modern embedded architectures, embedded software development needs, compilation technologies, practical consideration in a compiler development environment

#### UNIT - IV

**Design Specification and Verification:** Design, co-design, the co-design computational model, concurrency coordinating concurrent computations, interfacing components, design verification, implementation verification, verification tools, interface verification.

#### UNIT - V

**Languages for System – Level Specification and Design-I:** System – level specification, design representation for system level synthesis, system level specification languages,

**Languages for System – Level Specification and Design-II:** Heterogeneous specifications and multilanguage co-simulation, the cosyma system and lycos system.

#### **TEXT BOOKS:**

- 1. Jorgen Staunstrup, "Hardware / Software Co- Design Principles and Practice", Wayne Wolf –2009, Springer
- 2. Giovanni De Micheli, Mariagiovanna Sami, "Hardware / Software Co- Design", 2002, Kluwer Academic Publishers

#### **REFERENCE BOOKS:**

1. A Practical Introduction to Hardware/Software Co-design -Patrick R. Schaumont, Springer,2010 Patrick R. Schaumont, "A Practical Introduction to Hardware/Software Co-design", 2010, Springer.

#### L T P C 3 0 0 3

## DIGITAL SYSTEM DESIGN WITH FPGAs LAB

#### I-M. Tech (I Semester) Course Code: B2VD104PC

L T P C 0 0 4 2

#### Part - I:

Programming can be done using any complier. Down load the programs on FPGA/CPLD boards and performance testing may be done using pattern generator (32 channels) and logic analyzer apart from verification by simulation with any of the front-end tools.

- 1. HDL code to realize all the logic gates
- 2. Design and Simulation of Full Adder, Serial Binary Adder, Multi Precession Adder, Carry Look Ahead Adder.
- 3. Design of Combinational circuit using Decoders.
- 4. Design of Combinational circuit using encoder (without and with parity).
- 5. Design of Combinational circuit using multiplexer.
- 6. Design of 4 bit binary to gray converter using MUX or Decoders.
- 7. Design of Multiplexer/ Demultiplexer, comparator in all 3 styles.
- 8. Modelling of an Edge triggered and Level triggered FFs : D, SR, JK
- 9. Design of 4-bit binary, BCD counters (synchronous/ asynchronous reset) or any sequence counter
- 10. Design of a N- bit Register of Serial- in Serial –out, Serial in parallel out, Parallel in Serial out and Parallel in Parallel Out using different FFs.
- 11. Design of Sequence Detector (Finite State Machine- Mealy and Moore Machines).
- 12. Design of 4- Bit Multiplier, Divider.
- 13. Design of ALU to Perform ADD, SUB, AND-OR, 1's and 2's Compliment,
- 14. Implementing the above designs on FPGA kits

## **ARM MICROCONTROLLERS LAB**

#### I-M. Tech (I Semester) Course Code: B2VD105PC

L T P C 0 0 4 2

#### **COURSE OBJECTIVES:** At the end of the laboratory work, students will be able to:

- 1. Install, configure and utilize tool sets for developing applications based on ARM processor core SoC and DSP processor.
- 2. Develop prototype codes using commonly available on and off chip peripherals on the Cortex M3 and DSP development boards.

#### List of Assignments:

Part A) Experiments to be carried out on Cortex-M3 development boards and using GNU tool- chain

- 1. Blink an LED with software delay, delay generated using the SysTicktimer.
- 2. System clock real time alteration using the PLL modules.
- 3. Control intensity of an LED using PWM implemented in software and hardware.
- 4. Control an LED using switch by polling method, by interrupt method and flash the LED once every five switch presses.
- 5. UART Echo Test.
- 6. Take analog readings on rotation of rotary potentiometer connected to an ADC channel.
- 7. Temperature indication on an RGB LED.
- 8. Mimic light intensity sensed by the light sensor by varying the blinking rate of an LED.
- 9. Evaluate the various sleep modes by putting core in sleep and deep sleep modes.
- 10. System reset using watchdog timer in case something goes wrong.
- 11. Sample sound using a microphone and display sound levels on LED's

## ENGLISH FOR RESEARCH PAPER WRITING (Audit Course - I)

## I-M. Tech (I Semester)

Course Code: B2VD101AC

#### **COURSE OBJECTIVES:**

- 1. To improve student writing skills and level of readability
- 2. To Learn about what to write in each section
- 3. To develop the student writing skills

#### **COURSE OUTCOMES:** At the end of this course students will be able to:

- 1. Understand that how to improve your writing skills and level of readability
- 2. Learn about what to write in each section
- 3. Understand the skills needed when writing a Title Ensure the good quality of paper at very first-time submission

#### UNIT-I

Planning and Preparation, Word Order, breaking up long sentences, Structuring Paragraphs and Sentences, Being Concise and Removing Redundancy, Avoiding Ambiguity and Vagueness

#### **UNIT-II**

Clarifying Who Did What, Highlighting Your Findings, Hedging and Criticizing, Paraphrasing and Plagiarism, Sections of a Paper, Abstracts. Introduction

#### **UNIT-III**

Review of the Literature, Methods, Results, Discussion, Conclusions, The Final Check.

#### **UNIT-IV**

Key skills are needed when writing a Title, key skills are needed when writing an Abstract, key skills are needed when writing an Introduction, skills needed when writing a Review of the Literature,

#### **UNIT-V**

Skills are needed when writing the Methods, skills needed when writing the Results, skills are needed when writing the Discussion, skills are needed when writing the Conclusions. useful phrases, how to ensure paper is as good as it could possibly be the first- time submission

#### **TEXT BOOKS:**

- 1. Goldbort R (2006) Writing for Science, Yale University Press (available on Google Books)
- 2. DayR(2006) How to Write and Publish a Scientific Paper, Cambridge University Press
- 3. Highman N (1998), Handbook of Writing for the Mathematical Sciences, SIAM. High man's book.

#### **REFERENCE BOOK:**

1.Adrian Wall work, English for Writing Research Papers, Springer New York Dordrecht HeidelbergLondon,2011

L T P C 2 0 0 0

## PEDAGOGY STUDIES (Audit Course - I)

#### I-M. Tech (I Semester) Course Code: B2VD102AC

#### **COURSE OBJECTIVES:** Students will be able to:

- 1. Review existing evidence on the review topic to inform programme design and policy making undertaken by the DfID, other agencies and researchers.
- 2. Identify critical evidence gaps to guide the development.

#### **COURSE OUTCOMES:** Students will be able to understand:

- 1. What pedagogical practices are being used by teachers in formal and informal classrooms in developing countries?
- 2. What is the evidence on the effectiveness of these pedagogical practices, in what conditions, and with what population of learners?
- 3. How can teacher education (curriculum and practicum) and the school curriculum and guidance materials best support effective pedagogy?

#### **UNIT-I**

**Introduction and Methodology:** Aims and rationale, Policy background, Conceptual framework and terminology Theories of learning, Curriculum, Teacher education. Conceptual framework, Research questions. Overview of methodology and searching.

#### **UNIT-II**

Thematic overview: Pedagogical practices are being used by teachers in formal and informal classrooms in developing countries. Curriculum, Teacher education.

#### **UNIT-III**

Evidence on the effectiveness of pedagogical practices, Methodology for the indepth stage: quality assessment of included studies. How can teacher education (curriculum and practicum) and the scho curriculum and guidance materials best support effective pedagogy? Theory of change. Strength and nature of the body of evidence for effective pedagogical practices. Pedagogic theory and pedagogical approaches. Teachers' attitudes and beliefs and Pedagogic strategies.

#### **UNIT-IV**

Professional development: Alignment with classroom practices and follow-up support, Peer support, Support from the head teacher and the community. Curriculum and assessment, Barriers to learning: limited resources and large class sizes

#### **UNIT-V**

Research gaps and future directions: Research design, Contexts, Pedagogy, Teacher education, Curriculum and assessment, Dissemination and research impact.

#### **TEXT BOOKS / REFERENCES**

- 1. Ackers J, Hardman F (2001) Classroom interaction in Kenyan primary schools, Compare, 31 (2): 245-261.
- 2. Agrawal M (2004) Curricular reform in schools: The importance of evaluation, Journal of Curriculum Studies, 36 (3): 361-379.
- 3. Akyeampong K (2003) Teacher training in Ghana does it count? Multi-site teacher education research project (MUSTER) country report 1. London: DFID.
- 4. Akyeampong K, Lussier K, Pryor J, Westbrook J (2013) Improving teaching and learning of basic maths and reading in Africa: Does teacher preparation count? International Journal Educational Development, 33 (3): 272–282.
- 5. Alexander RJ (2001) Culture and pedagogy: International comparisons in primary education. Oxford and Boston: Blackwell.
- 6. Chavan M (2003) Read India: A mass scale, rapid, 'learning to read' campaign.

# I-YEAR (II-SEMESTER)

# CMOS ANALOG IC DESIGN

### I-M. Tech (II Semester) Course Code: B2VD201PC

# L T P C 3 0 0 3

**COURSE OBJECTIVES:** Analog circuits play a very crucial role in all electronic systems and due to continued miniaturization, many of the analog blocks are not getting realized in CMOS technology.

- 1. To understand most important building blocks of all CMOS analog Ics.
- 2. To study the basic principle of operation, the circuit choices and the tradeoffs involved in the MOS transistor level design common to all analog CMOS ICs.
- 3. To understand specific design issues related to single and multistage voltage, current and differential amplifiers, their output and impedance issues, bandwidth, feedback and stability.
- 4. To understand the design of differential amplifiers, current amplifiers and OP AMPs.

### **COURSE OUTCOMES:** After studying the course, each student is expected to be able to

- 1. Design basic building blocks of CMOS analog ICs.
- 2. Carry out the design of single and two stage operational amplifiers and voltage references.
- 3. Determine the device dimensions of each MOSFETs involved.
- 4. Design various amplifiers like differential, current and operational amplifiers.

# UNIT – I

MOS Devices and Modeling

The MOS Transistor, Passive Components- Capacitor & Resistor, Integrated circuit Layout, CMOS Device Modeling - Simple MOS Large-Signal Model, Other Model Parameters, Small- Signal Model for the MOS Transistor, Computer Simulation Models, Sub-threshold MOS Model.

# UNIT – II

Analog CMOS Sub-Circuits

MOS Switch, MOS Diode, MOS Active Resistor, Current Sinks and Sources, Current Mirrors- Current mirror with Beta Helper, Degeneration, Cascode current Mirror and Wilson Current Mirror, Current and Voltage References, Band gap Reference.

# UNIT – III

**CMOS** Amplifiers

Inverters, Differential Amplifiers, Cascode Amplifiers, Current Amplifiers, Output Amplifiers, High Gain Amplifiers Architectures.

#### UNIT – IV

CMOS Operational Amplifiers

Design of CMOS Op Amps, Compensation of Op Amps, Design of Two-Stage Op Amps,Power- Supply Rejection Ratio of Two-Stage Op Amps, Cascode Op Amps, Measurement Techniques of OP Amp.

#### $\mathbf{UNIT} - \mathbf{V}$

Comparators

Characterization of Comparator, Two-Stage, Open-Loop Comparators, Other Open-Loop Comparators, Improving the Performance of Open-Loop Comparators, Discrete-Time Comparators.

#### **TEXT BOOKS:**

- 1. CMOS Analog Circuit Design Philip E. Allen and Douglas R. Holberg, Oxford UniversityPress, International Second Edition/Indian Edition, 2010.
- 2. Analysis and Design of Analog Integrated Circuits- Paul R. Gray, Paul J. Hurst, S. Lewis and R. G. Meyer, Wiley India, Fifth Edition, 2010.

#### **REFERENCE BOOKS:**

- 1. Analog Integrated Circuit Design- David A. Johns, Ken Martin, Wiley Student Edn, 2013.
- 2. Design of Analog CMOS Integrated Circuits- Behzad Razavi, TMH Edition.
- 3. CMOS: Circuit Design, Layout and Simulation- Baker, Li and Boyce, PHI

# SYSTEM DESIGN WITH EMBEDDED LINUX

#### I-M. Tech (II Semester) Course Code: B2VD202PC

# L T P C 3 0 0 3

# **COURSE OBJECTIVES:**

- 1. To know the difference between Embedded Linux and Desktop Linux
- 2. To understand the kernel concepts of Embedded Linux
- 3. To learn the debugging, writing, profile applications and drivers in embedded Linux.

#### **COURSE OUTCOMES:** At the end of this course, students will be able to

- 1. Familiarity of the embedded Linux development model.
- 2. Write, debug, and profile applications and drivers in embedded Linux.
- 3. Create Linux BSP for a hardware platform

# UNIT - I

Introduction to Real Time Operating Systems: Characteristics of RTOS, Tasks Specifications and types, Real-Time Scheduling Algorithms, Concurrency, Inter-process Communication and Synchronization mechanisms, Priority Inversion, Inheritance and Ceiling. Embedded Linux Vs Desktop Linux, Embedded Linux Distributions, System calls, Static and dynamic libraries, Cross tool chains

# UNIT - II

Embedded Linux Architecture, Kernel Architecture – HAL, Memory manager, Scheduler, File System, I/O and Networking subsystem, IPC, User space, Start-up sequence

# UNIT - III

Board Support Package Embedded Storage: MTD, Architecture, Drivers, Embedded File System Embedded Device Drivers: Communication between user space and kernel space drivers, Character and Block Device Drivers, Interrupt handling, Kernel modules.

Embedded Drivers: Serial, Ethernet, I2 C, USB, Timer, Kernel Modules

# UNIT - IV

Porting Applications Real-Time Linux: Linux and Real time, Programming, Hard Real-time Linux

# UNIT - V

Building and Debugging: Bootloaders, Kernel, Root file system, Device Tree

#### **TEXT BOOKS:**

- 1. Chris Simmonds, "Mastering Embedded Linux Programming" Second Edition, PACKT Publications Limited.
- 2. Karim Yaghmour, "Building Embedded Linux Systems", O'Reilly & Associates
- 3. P Raghvan, Amol Lad, Sriram Neelakandan, "Embedded Linux System Design and Development", Auerbach Publications

#### **REFERENCE BOOKS:**

- 1. Christopher Hallinan, "Embedded Linux Primer: A Practical Real-World Approach", Prentice Hall, 2nd Edition, 2010.
- 2. Derek Molloy, "Exploring Beagle Bone: Tools and Techniques for Building with Embedded Linux", Wiley, 1st Edition, 2014.

LTP

0

3 0

C

3

# **ALGORITHMS FOR VLSI DESIGN AUTOMATION** (Professional Elective - III)

#### I-M. Tech (II Semester) Course Code: B2VD207PE

# **COURSE OBJECTIVES:**

- 1. To understand the concepts of Physical Design Process such as partitioning, Floor planning, Placement and Routing.
- 2. To discuss the concepts of design optimization algorithms and their application to physical design automation.
- 3. To understand the concepts of simulation and synthesis in VLSI Design Automation and Formulate CAD design problems using algorithmic methods.

#### **COURSE OUTCOMES:** At the end of the course the student will be able to

- 1. Understand the design methodologies, automat ion tools to solve various problems
- 2. Learn the gate and switch level modeling and simulation
- 3. Analyze physical design problems and employ appropriate automation algorithms for partitioning, floor planning, placement and routing

# UNIT-I

Preliminaries: Introduction to Design Methodologies, Design Automation tools, Algorithmic Graph Theory, Computational complexity, Tractable and Intractable problems.

# **UNIT-II**

General Purpose Methods for Combinational Optimization: Backtracking, Branch and Bound, Dynamic Programming, Integer Linear Programming, Local Search, Simulated Annealing, Tabu search, Genetic Algorithms.

# **UNIT-III**

Layout Compaction, Placement, Floor Planning and Routing: Problems, Concepts and Algorithms. Modelling And Simulation: Gate Level Modelling and Simulation, Switch level Modelling and Simulation.

# **UNIT-IV**

Logic Synthesis and Verification: Basic issues and Terminology, Binary-Decision diagrams, Two- Level logic Synthesis.

High-Level Synthesis: Hardware Models, Internal representation of the input Algorithm, Allocation, Assignment and Scheduling, Some Scheduling Algorithms, Some aspects of Assignment problem, High-level Transformations.

# **UNIT-V**

Physical Design Automation of FPGAs: FPGA technologies, Physical Design cycle for FPGAs, partitioning and Routing for segmented and staggered Models.

Physical Design Automation of MCMs : MCM technologies, MCM physical design cycle, Partitioning, Placement - Chip Array based and Full Custom Approaches, Routing - Maze routing, Multiple stage routing, Topologic routing, Integrated Pin – Distribution and routing, Routing and Programmable MCMs.

# **TEXT BOOKS:**

- 1.S.H. Gerez, "Algorithms for VLSI Design Automation", 1999, WILEY Student Edition, John Wiley & Sons (Asia) Pvt.Ltd.
- 2. Naveed Sherwani, "Algorithms for VLSI Physical Design Automation", 3rd Edition, 2005, Springer International Edition.

#### **REFERENCE BOOKS:**

1. Hill & Peterson, "Computer Aided Logical DesignwithEmphasisonVLSI", 1993, Wiley.Wayne Wolf, "Modern VLSI Design: Systems on silicon", 2<sup>nd</sup> ed., 1998, Pearson Education Asia.

# SOC DESIGN (Professional Elective - III)

# I-M. Tech (II Semester)

Course Code: B2VD208PE

# **COURSE OBJECTIVES:**

- 1. To learn System on chip fundamentals, their applications.
- 2. To gain knowledge on SOC design, FPGA.
- 3. To learn the various computation models of SOCs.

# **COURSE OUTCOMES:** At the end of the course student will be able to

- 1. Demonstrate the design strategies of CISC, NISC, RISC for SOC
- 2. Understanding the design and verification of application specific instruction set processors
- 3. Implement different simulation models and to minimize the interconnects customization and configuration
- 4. Implement HDL coding techniques for minimization of power consumption

# UNIT-I

**ASIC:** Overview of ASIC types, design strategies, CISC, RISC and NISC approaches for SOC architectural issues and its impact on SoC design methodologies, Application Specific Instruction Processor (ASIP) concepts.

# **UNIT-II**

**NISC:** NISC Control Words methodology, NISC Applications and Advantages, Architecture Description Languages (ADL) for design and verification of Application Specific Instruction- set Processors (ASIP), No-Instruction-Set-computer (NISC)- design flow, modeling NISC architectures and systems, use of Generic Netlist Representation - A formal language for specification, compilation and synthesis of embedded processors.

# UNIT-III

**Simulation:** Different simulation modes, behavioral, functional, static timing, gate level, switch level, transistor/circuit simulation, design of verification vectors, Low power FPGA, Reconfigurable systems, SoC related modeling of data path design and control logic, Minimization of interconnects impact, clock tree design issues.

# **UNIT-IV**

Low Power SoC Design / Digital System Design synergy, Low power system perspective- power gating, clock gating, adaptive voltage scaling (AVS), Static voltage scaling, Dynamic clock frequency and voltage scaling (DCFS), building block optimization, building block memory, power down techniques, power consumption verification.

# UNIT-V

**Synthesis:** Role and Concept of graph theory and its relevance to synthesizable constructs, Walks, trails paths, connectivity, components, mapping/visualization, nodal and admittance graph. Technology independent and technology dependent approaches for synthesis, optimization constraints, Synthesis report analysis Single core and Multi core systems, dark silicon issues, HDL coding techniques for minimization of power consumption, Fault tolerant designs

# **TEXT BOOKS:**

- 1. Hubert Kaeslin, "Digital Integrated Circuit Design: From VLSI Architectures to CMOS Fabrication", Cambridge University Press, 2008.
- 2. B. Al Hashimi, "System on chip-Next generation electronics", The IET, 2006

# **REFERENCE BOOKS:**

- 1. Rochit Rajsuman, "System-on- a-chip: Design and test", Advantest America R & DCenter, 2000
- 2. P Mishra and N Dutt, "Processor Description Languages", Morgan Kaufmann,2008 Michael J. Flynn and Wayne Luk, "Computer System Design: System-on-Chip". Wiley, 2011.

# VLSI SIGNAL PROCESSING (Professional Elective - III)

# I-M. Tech (II Semester) Course Code: B2VD209PE

# **COURSE OBJECTIVES:**

- 1. To give knowledge about DSP algorithm.
- 2. To explain about retiming techniques, folding and register minimization path problem.
- 3. To introduce abut algorithm strength reduction techniques & parallel processing of FIR and IIR filters.
- 4. To explain about finite word length effects and round off noise computation in DSP.

#### **COURSE OUTCOMES:** On successful completion of the module, students will be able to:

- 1. Ability to modify the existing or new DSP architectures suitable for VLSI
- 2. Understand the concepts of folding and unfolding algorithms and applications.
- 3. Ability to implement fast convolution algorithms
- 4. Low power design aspects of processors for signal processing and wireless applications.

#### UNIT-I

**Introduction to DSP:** Typical DSP algorithms, DSP algorithms benefits, Representation of DSP algorithms **Pipelining and Parallel Processing:** Introduction, Pipelining of FIR Digital filters, Parallel Processing, Pipelining and Parallel Processing for Low Power

Retiming: Introduction, Definitions and Properties, Solving System of Inequalities, Retiming Techniques

# UNIT –II

**Folding and Unfolding: Folding-** Introduction, Folding Transform, Register minimization Techniques, Register minimization in folded architectures, folding of Multi rate systems

**Unfolding:** Introduction, An Algorithm for Unfolding, Properties of Unfolding, critical Path, Unfolding and Retiming, Applications of Unfolding

# UNIT -III

**Systolic Architecture Design:** Introduction, Systolic Array Design Methodology, FIR Systolic Arrays, Selection of Scheduling Vector, Matrix Multiplication and 2D Systolic Array Design, Systolic Design for Space Representations contain Delays.

#### UNIT -IV

**Fast Convolution:** Introduction – Cook-Toom Algorithm – Winogard algorithm – Iterated Convolution-Cyclic Convolution – Design of Fast Convolution algorithm by Inspection

#### UNIT -V

Low Power Design: Scaling Vs Power Consumption, Power Analysis, Power Reduction techniques, Power Estimation Approaches

**Programmable DSP:** Evaluation of Programmable Digital Signal Processors, DSP Processors for Mobile and Wireless Communications, Processors for Multimedia Signal Processing

#### **TEXT BOOKS**

- 1. VLSI Digital Signal Processing- System Design and Implementation Keshab K. Parthi, WileyInter Science, 1998.
- 2. VLSI and Modern Signal processing Kung S. Y, H. J. While House, T. Kailath, Prentice Hall, 1985.

# **REFERENCE BOOKS**

1. Design of Analog – Digital VLSI Circuits for Telecommunications and Signal Processing–Jose E. France, Yannis Tsividis, Prentice Hall, 1994. VLSI Digital Signal Processing – MedisettiV. K, IEEE Press (NY), 1995

# **DEVICE MODELLING** (Professional Elective - IV)

# I-M. Tech (II Semester) Course Code: B2VD210PE

# **COURSE OBJECTIVES:**

- 1. To make the student understand how MOSFET and other semiconductor devices are modeled
- 2. To impart knowledge to simulate MOSFET for various operational requirements.
- 3. To impart a knowledge on advanced structures of MOSFETs like SOIFET, FinFET etc.

#### **COURSE OUTCOMES:** At the end of the course students will be able to

- 1. Explain the underlying physics and principles of operation of MOS device
- 2. Derive and compute threshold voltage, and current- voltage characteristics, of a MOS field effect transistor
- 3. Design MOS signal modelling for various frequencies

# UNIT - I

**MOS Capacitor:** Energy band diagram of Metal-Oxide-Semiconductor contacts, Mode of Operations: Accumulation, Depletion, Mid gap, and Inversion, 1D Electrostatics of MOS, Depletion Approximation, Accurate Solution of Poisson's Equation.

# UNIT - II

**MOS Capacitor Characteristics and Non Idealities:** CV characteristics of MOS, LFCV and HFCV, Non-idealities in MOS, oxide fixed charges, interfacial charges.

# UNIT - III

**The MOS Transistor:** Small signal modeling for low frequency and High frequency, Pao-Sah and Brews models; Short channel effects in MOS transistors.

# UNIT - IV

**The Bipolar Transistor:** Eber's-Moll model; charge control model; small-signal models for low and high frequency and switching characteristics.

# UNIT - V

**FinFETs:** I-V characteristics, device capacitances, parasitic effects of extension regions, performance of simple combinational gates and amplifiers, novel circuits using FinFETs and GAA devices.

# **TEXT BOOKS:**

- 1. S. M. Sze, "Physics of Semiconductor Devices", 2<sup>nd</sup> Edition, Wiley Eastern, 1981.
- 2. Y. P. Tsividis, "Operation and Modelling of the MOS Transistor", McGraw-Hill, 1987.
- 3. E. Takeda, "Hot-carrier Effects in MOS Transistors", Academic Press, 1995.

# **REFERENCE BOOK:**

1.P. Colinge, "FinFETs and Other Multi-Gate Transistors", Springer. 2009.

# **RF IC ARCHITECTURE** (**Professional Elective - IV**)

# I-M. Tech (II Semester) Course Code: B2VD211PE

# **COURSE OBJECTIVES:**

- 1. To compare various technique in RF
- 2. To explore the various performance measures of RF circuits.
- 3. To acquire knowledge on the design of RF filters, amplifiers and oscillators.
- 4. To acquire knowledge on design of practical RF circuits

#### **COURSE OUTCOMES:** At the end of the course students will be able to

- 1. Demonstrate in-depth knowledge in Radio Frequency Integrated Circuits.
- 2. Analyze complex engineering problems critically for conducting research in RF systems.
- 3. Solve engineering problems with wide range of solutions in Radio Frequency Integrated circuits.
- 4. Apply appropriate techniques to engineering activities in the field of RFIC Design.

# UNIT – I

Introduction to **RF** and **Wireless Technology:** Complexity comparison, Design bottle necks, Applications, Analog and digital systems, Choice of Technology.

# UNIT – II

**Basic Concepts in RF Design:** Nonlinearity and time variance, ISI, Random process and noise, sensitivity and dynamic range, passive impedance transformation.

# UNIT – III

Multiple Access: Techniques and wireless standards, mobile RF communication, FDMA, TDMA, CDMA, Wireless standards.

**Transceiver Architectures:** General considerations, receiver architecture, Transmitter Architecture, transceiver performance tests, case studies.

# UNIT – IV

Amplifiers, Mixers and Oscillators: LNAs, down conversion mixers, Cascaded Stages, oscillators, Frequency synthesizers.

# UNIT – V

**Power Amplifiers:** General considerations, linear and nonlinear Pas, classification, High Frequency power amplifier, large signal impedance matching, linearization techniques

# **TEXT BOOK:**

1. Behzad Razavi, RF Microelectronics Prentice Hall of India, 2001.

# **REFERENCE BOOK:**

1. Thomas H. Lee, The Design of CMOS Radio Integrated Circuits, Cambridge University.

# DESIGN FOR TESTABILITY (Professional Elective - IV)

# I-M. Tech (II Semester)

Course Code: B2VD212PE

# **COURSE OBJECTIVES:**

- 1. To know the basics of Faults in digital VLSI circuits
- 2. To gain knowledge on various testing methods of semiconductor devices.
- 3. To get an overview on reliability of semiconductors and their testing.
- 4. To understand testing standards of BIST and Boundary scan.

#### **COURSE OUTCOMES**: At the end of the course students will be able to

- 1. Apply the concept of testing can help them design a better yield in IC design.
- 2. Learn about different faults in digital circuits and methods of detection and diagnosing
- 3. Tackle the problems associated with testing of circuits at earlier design levels so as to significantly reduce the testing costs.
- 4. Identify the design for testability methods for combinational & sequential CMOS circuits.
- 5. Recognize the BIST techniques for improving testability.

# UNIT – I

**Introduction to Testing:** Testing Philosophy, Role of Testing, Digital and Analog VLSI Testing, VLSI Technology Trends affecting Testing, Types of Testing, Fault Modeling: Defects, Errors and Faults, Functional Versus Structural Testing, Levels of Fault Models, Single Stuck-at Fault.

# UNIT - II

**Logic and Fault Simulation:** Simulation for Design Verification and Test Evaluation, Modeling Circuits for Simulation, Algorithms for True-value Simulation, Algorithms for Fault Simulation, ATPG.

# UNIT - III

**Testability Measures:** SCOAP Controllability and Observability, High Level Testability Measures, Digital DFT and Scan Design: Ad-Hoc DFT Methods, Scan Design, Partial-Scan Design, Variations of Scan.

# UNIT - IV

**Built-In Self-Test:** The Economic Case for BIST, Random Logic BIST: Definitions, BIST Process, Pattern Generation, Response Compaction, Built-In Logic Block Observers, Test-Per-Clock, Test-Per- Scan BIST Systems, Circular Self Test Path System, Memory BIST, Delay Fault BIST.

# UNIT - V

**Boundary Scan Standard:** Motivation, System Configuration with Boundary Scan: TAP Controller and Port, Boundary Scan Test Instructions, Pin Constraints of the Standard, Boundary Scan Description Language: BDSL Description Components, Pin Descriptions.

#### **TEXT BOOK:**

1. M.L. Bushnell, V. D. Agrawal, "Essential of Electronic Testing for Digital, Memory and MixedSignal VLSI Circuits", Kluwer Academic Publishers

#### **REFERENCE BOOKS:**

1. M. Abramovici, M. A. Breuer and A.D Friedman, Digital Systems and Testable Design", Jaico Publishing House. P. K. Lala, "Digital Circuits Testing and Testability", Academic Press.

# CMOS ANALOG IC DESIGN LAB

#### I-M. Tech (II Semester) Course Code: B2VD203PC

# **COURSE OBJECTIVES:**

- 1. To design Various Amplifier circuits using CMOS Logic.
- 2. To design Various Complex circuits using Different Logic Styles.
- 3. To design Layout of Different logic circuits with EDA tools.

**COURSE OUTCOMES:** At the end of the laboratory work, students will be able to:

1. Design digital and analog Circuit using CMOS.

2. Use EDA tools like Cadence, Mentor Graphics and other open source software tools like Ngspice

# **LIST OF EXPERIMENTS:**

- 1) Use VDD=1.8V for 0.18um CMOS process, VDD=1.3V for 0.13um CMOS Process and VDD=1V for0.09um CMOS Process.
  - a) Plot ID vs. VGS at different drain voltages for NMOS, PMOS.
  - b) Plot ID vs. VGS at particular drain voltage (low) for NMOS, PMOS and determineVt.
  - c) Plot log ID vs. VGS at particular gate voltage (high) for NMOS, PMOS and determine IOFF and sub-threshold slope.
  - d) Plot ID vs. VDS at different gate voltages for NMOS, PMOS and determine Channel lengthmodulation factor.
  - e) Extract Vth of NMOS/PMOS transistors (short channel and long channel). Use VDS =30mV

To extract Vth use the following procedure.

- i. Plot gm vs VGS using NGSPICE and obtain peak gm point.
- ii. Plot y=ID/(gm)1/2 as a function of VGS using Ngspice.
- iii. Use Ngspice to plot tangent line passing through peak gm point in y (VGS) plane anddetermine Vth.
- f) Plot ID vs. VDS at different drain voltages for NMOS, PMOS, plot DC load line and calculategm, gds, gm/gds, and unity gain frequency.

Tabulate your result according to technologies and comment on it.

- 2) Use VDD=1.8V for 0.18um CMOS process, VDD=1.2V for 0.13um CMOS Process and VDD=1V for0.09um CMOS Process.
  - a) Perform the following
    - i. Plot VTC curve for CMOS inverter and thereon plot dVoutvs. dVin and determine transition voltage and gain g. Calculate VIL, VIH, NMH, NML for the inverter.
    - ii. Plot VTC for CMOS inverter with varying VDD.
    - iii. Plot VTC for CMOS inverter with varying device ratio.
  - b) Perform transient analysis of CMOS inverter with no load and with load and determine tpHL,tpLH, 20%-to-80% tr and 80%-to-20% tf. (use VPULSE = 2V, Cload = 50fF)
  - c) Perform AC analysis of CMOS inverter with fanout 0 and fanout 1. (Use Cin= 0.012pF,Cload = 4pF,Rload =k), Use Ngspice to build a three stage and five stage ring oscillator circuit in 0.18um and 0.13umtechnology and compare its frequencies and time
- 3) Use Ngspice to build a three stage and five stage ring oscillator circuit in 0.18 um and 0.13 um Technology and compare its frequencies and time.
- 4) Perform the following
  - a) Draw small signal voltage gain of the minimum-size inverter in 0.18um and 0.13um technology as a function of input DC voltage. Determine the small signal voltage gain at the switching point using Ngspice and compare the values for 0.18um and 0.13umprocess.
  - b) Consider a simple CS amplifier with active load, as explained in the lecture, with NMOS transistor MN as driver and PMOS transistor MP as load, in 0.18um technology. (W/L)MN=5, (W/L)MP=10 and L=0.5um for both transistors.

#### L T P C 0 0 4 2

- i. Establish a test bench, as explained in the lecture, to achieve VDSQ=VDD/2.
- ii. Calculate input bias voltage if bias current=50uA.
- iii. Use Ngspice and obtain the bias current. Compare its value with50uA.
- iv. Determine small signal voltage gain, -3dB BW and GBW of the amplifier using small signalanalysis in Ngspice (consider 30fF load capacitance).
- v. Plot step response of the amplifier for input pulse amplitude of 0.1V. Derive time constant of the output and compare it with the time constant resulted from -3dB BW
- vi. Use Ngspice to determine input voltage range of the amplifier
- 5) Three OPAMP INA. Vdd=1.8V Vss=0V, CAD tool: Mentor Graphics DA. Note: Adjust accuracy options of the simulator (setup->options in GUI).Use proper values of resistors to get a three OPAMP INA with differential-mode voltage gain=10. Consider voltage gain=2 for the first stage and voltage gain=5 for the second stage.
  - i. Draw the schematic of op-amp macro model.
  - ii. Draw the schematic of INA.
  - iii. Obtain parameters of the op-amp macro model such that
    - a. low-frequency voltage gain =5x104,
    - b. unity gain BW (fu) =500KHz,
    - c. input capacitance=0.2pF,
    - d. output resistance =,
    - e. CMRR=120dB
  - iv. Draw schematic diagram of CMRR simulation setup.
  - v. Simulate CMRR of INA using AC analysis (it's expected to be around 6dB below CMRR of OPAMP).
  - vi. Plot CMRR of the INA versus resistor mismatches (for resistors of second stage only) changing from -5% to +5% (use AC analysis). Generate a separate plot for mismatch in each resistor pair. Explain how CMRR of OPAMP changes with resistor mismatches.
  - vii. Repeat (iii) to (vi) by considering CMRR of all OPAMPs to be 90dB.
- 6) Technology: UMC 0.18um, VDD=1.8V. Use MAGIC or Micro wind.
  - a) Draw layout of a minimum size inverter in UMC 0.18um technology using MAGIC Station layouteditor. Use that inverter as a cell and lay out three cascaded minimum-sized inverters. Use M1 as interconnect line between inverters.
  - b) Run DRC, LVS and RC extraction. Make sure there is no DRC error. Extract the netlist. Use interconnect length obtained and connect the second and third inverter.

# SYSTEM DESIGN WITH EMBEDDED LINUX LAB

# I-M. Tech (II Semester) Course Code: B2VD204PC

L T P C 0 0 4 2

# **COURSE OBJECTIVES:**

- 1. To Interfacing of I/O devices like LED/Switch
- 2. To Interfacing the regular USB webcam with the device and turn it into fully functional IP webcam & test the functionality

# **COURSE OUTCOMES:** At the end of the laboratory work, students will be able to:

- 1. To capable of transmitting audio at desired frequency (generally 88-108 Mhz)
  - 2. Analyze hosting a website on Board

# LIST OF EXPERIMENTS:

- 1. Functional Testing Of Devices: Flashing the OS on to the device into a stable functional state by porting desktop environment with necessary packages.
- 2. Exporting Display On To Other Systems: Making use of available laptop/desktop displays as a display for the device using SSH client & X11 display server.
- 3. GPIO Programming: Programming of available GPIO pins of the corresponding device using native programming language. Interfacing of I/O devices like LED/Switch etc., and testing the functionality.
- 4. Interfacing Chronos eZ430: Chronos device is a programmable texas instruments watch which can be used for multiple purposes like PPT control, Mouse operations etc., Exploit the features of the device by interfacing with devices.
- 5. ON/OFF Control Based On Light Intensity: Using the light sensors, monitor the surrounding light intensity & automatically turn ON/OFF the high intensity LED's by taking some pre-defined threshold light intensity value.
- 6. Battery Voltage Range Indicator: Monitor the voltage level of the battery and indicating the same using multiple LED's (for ex: for 3V battery and 3 led's, turn on 3 led's for 2-3V, 2 led's for 1-2V, 1 led for 0.1-1V & turn off all for 0V)
- 7. Dice Game Simulation: Instead of using the conventional dice, generate a random value similar to dice value and display the same using a 16X2 LCD. A possible extension could be to provide the user with option of selecting single or double dice game.
- 8. Displaying RSS News Feed On Display Interface: Displaying the RSS news feed headlines on a LCD display connected to device. This can be adapted to other websites like twitter or other information websites. Python can be used to acquire data from the internet.
- 9. Porting Openwrt To the Device: Attempt to use the device while connecting to a wifi network using a USB dongle and at the same time providing a wireless access point to the dongle.
- 10. Hosting a website on Board: Building and hosting a simple website(static/dynamic) on the device and make it accessible online. There is a need to install server (eg: Apache) and thereby host the website.
- 11. Webcam Server: Interfacing the regular usb webcam with the device and turn it into fully functional IP webcam & test the functionality.
- 12. FM Transmission: Transforming the device into a regular fm transmitter capable of transmitting audio at desired frequency (generally 88-108 Mhz)Note: Devices mentioned in the above lists include Arduino, Raspbery Pi, Beaglebone.

# **DISASTER MANAGEMENT** (Audit Course -II)

# I-M. Tech (II Semester)

Course Code: B2VD203AC

# **COURSEOBJECTIVES:**

- 1. To provide basic conceptual understanding of disasters and its relationships with development.
- 2. To gain understand approaches of Disaster Risk Reduction (DRR)
- 4. To maintain the relationship between vulnerability, disasters, disaster prevention and risk reduction.

#### **COURSE OUTCOMES:** Students will be able to

- 1. Learn to demonstrate acritical understanding of key concepts in disaster risk reduction and humanitarian response.
- 2. Critically evaluate disaster risk reduction and humanitarian response policy and practice from multiple perspectives.
- 3. Developanunderstandingofstandardsofhumanitarianresponseandpractical relevance in specific types of disasters and conflict situations.

# **UNIT-I**

#### **Introduction:**

Disaster: Definition, Factors and Significance; Difference Between Hazard and Disaster; Natural and Manmade Disasters: Difference, Nature, Types and Magnitude.

#### **Disaster Prone Areas in India:**

Study of Seismic Zones; Areas Prone to Floods and Droughts, Landslides and Avalanches; Areas Prone to Cyclonic and Coastal Hazards with Special Reference to Tsunami; Post-Disaster Diseases and Epidemics

# **UNIT-II**

#### **Repercussions of Disasters and Hazards:**

Economic Damage, Loss of Human and Animal Life, Destruction of Ecosystem. Natural Disasters: Earthquakes, Volcanisms, Cyclones, Tsunamis, Floods, Droughts and Famines, Landslides and Avalanches, Man-made disaster: Nuclear Reactor Meltdown, Industrial Accidents, Oil Slicks and Spills, Outbreaks of Disease and Epidemics, War and Conflicts.

# **UNIT-III**

#### **Disaster Preparedness and Management:**

Preparedness: Monitoring of Phenomena Triggering A Disaster or Hazard; Evaluation of Risk: Application of Remote Sensing, Data from Meteorological and Other Agencies, Media Reports: Governmental and Community Preparedness.

#### **UNIT-IV**

#### **Risk Assessment Disaster Risk:**

Concept and Elements, Disaster Risk Reduction, Global and National Disaster Risk Situation, Techniques of Risk Assessment, Global Co-Operation in Risk Assessment and Warning, People's Participation in Risk Assessment, Strategies for Survival

#### **UNIT-V**

#### **Disaster Mitigation:**

Meaning, Concept and Strategies of Disaster Mitigation, Emerging Trends In Mitigation. Structural Mitigation and Non-Structural Mitigation, Programs of Disaster Mitigation in India

#### **TEXT BOOKS/ REFERENCE BOOKS:**

- 1. R. Nishith, Singh AK, "Disaster Management in India: Perspectives, issues and strategies "'NewRoyal book Company.
- 2. Sahni, Pardeep Et. Al. (Eds.)," Disaster Mitigation Experiences and Reflections", Prentice Hall of India, New Delhi. Goel S. L., Disaster Administration and Management Text and Case Studies", Deep & Deep Publication Pvt. Ltd., New Delhi.

#### С LTP

- 0 4 2

# PERSONALITY DEVELOPMENT THROUGH LIFE ENLIGHTENMENT SKILLS (Audit Course -II)

I-M. Tech (II Semester) Course Code: B2VD204AC L T P C 2 0 0 0

**PREREQUISITE:** None

# **COURSE OBJECTIVES**

- 1. To learn to achieve the highest goal happily
- 2. To become a person with stable mind, pleasing personality and determination
- 3. To awaken wisdom in students

# **COURSE OUTCOMES:** Students will be able to

- 1. Study of Shrimad-Bhagwad-Geeta will help the student in developing his personality and achievethe highest goal in life
- 2. The person who has studied Geeta will lead the nation and mankind to peace and prosperity
- 3. Study of Neetishatakam will help in developing versatile personality of students

# UNIT-I

Neetisatakam-Holistic development of personality

- 1.Verses- 19,20,21,22 (wisdom)
- 2. Verses- 29,31,32 (pride & heroism)
- 3. Verses- 26, 28, 63, 65 (virtue)

# **UNIT-II**

Neetisatakam-Holistic development of personality

1.Verses- 52,53,59 (dont's)

2.Verses-71,73,75,78 (do's)

# **UNIT-III**

Approach to day-to-day work and duties.

1.Shrimad Bhagwad Geeta: Chapter 2-Verses 41, 47,48,

- 2. Chapter 3-Verses 13, 21, 27, 35, Chapter 6-Verses 5, 13, 17, 23, 35,
- 3. Chapter 18-Verses 45, 46, 48.

# **UNIT-IV**

Statements of basic knowledge.

- 1.Shrimad Bhagwad Geeta: Chapter2-Verses 56, 62, 68
- 2. Chapter 12 Verses 13, 14, 15, 16, 17, 18
- 3. Personality of Role model. Shrimad Bhagwad Geeta:

# **UNIT-V**

1. Chapter2-Verses 17, Chapter 3-Verses 36,37,42,

2.Chapter 4-Verses 18, 38,39

3.Chapter18 – Verses 37,38,63

# **TEXT BOOKS/ REFERENCES:**

- 1. "Srimad Bhagavad Gita" by Swami Swarupananda Advaita Ashram (Publication Department), Kolkata.
- 2. Bhartrihari's Three Satakam (Niti-sringar-vairagya) by P.Gopinath, Rashtriya Sanskrit Sansthanam, New Delhi

# II-YEAR (I-SEMESTER)

# PARALLEL PROCESSING (Professional Elective - V)

# II-M. Tech (I Semester) Course Code: B2VD313PE

# **COURSE OBJECTIVES:**

- 1. To learn the concept of parallel processing and implementation of pipelining.
- 2. To introduce upcoming VLIW processor with case study of protocol applications.
- 3. To introduce multithreaded architecture and discuss various issues & performance protocols.
- 4. To familiarize with operating systems for multiprocessor system

#### **COURSE OUTCOMES:** At the end of this course, students will be able to

- 1. Identify limitations of different architectures of computer
- 2. Analysis quantitatively the performance parameters for different architectures
- 3. Investigate issues related to compilers and instruction set based on type of architectures.
- 4. Understand processing issues of operating systems for multiprocessor system.

#### UNIT-I

Overview of Parallel Processing and Pipelining, Performance analysis, Scalability, Principles and implementation of Pipelining, Classification of pipelining processors, Advanced pipelining techniques, Software pipelining

# **UNIT-II**

Superscalar Architecture- Pentium, Intel Itanium Processor, Ultra SPARC, MIPS on FPGA, Vector and Array Processor, FFT Multiprocessor Architecture

# **UNIT-III**

Multithreaded Architecture, Multithreaded processors, Latency hiding techniques, Principles of multithreading, Issues and solutions.

# **UNIT-IV**

Message passing program development, Synchronous and asynchronous message passing, Shared Memory Programming, Data Parallel Programming, Parallel Software Issues

# **UNIT-V**

Operating systems for multiprocessors systems customizing applications on parallel processing platforms

# **TEXT BOOKS:**

- 1. Kai Hwang, Faye A. Briggs, "Computer Architecture and Parallel Processing", MGH International Edition
- 2. Kai Hwang, "Advanced Computer Architecture", TMH

#### **REFERENCE BOOKS:**

- 1. V. Rajaraman, L. Sivaram Murthy, "Parallel Computers", PHI.
- 2. William Stallings, "Computer Organization and Architecture, Designing for performance" Prentice Hall, Sixth edition
- 3. Kai Hwang, ZhiweiXu, "Scalable Parallel Computing", MGH
- 4. DavidHarris and Sarah Harris, "DigitalDesignandComputerArchitecture", MorganKaufman

# ARTIFICIAL INTELLIGENCE AND MACHINE LEARNING (Professional Elective - V)

# II-M. Tech (I Semester) Course Code: B2VD314PE

# **COURSE OBJECTIVES:**

- 1. To introduce students to the basic concepts and techniques of Machine Learning.
- 2. To develop skills of using recent machine learning software for solving practical problems.
- 3. To gain experience of doing independent study and research.

#### **COURSE OUTCOMES:**

- 1. Apply the basic principles, models, and algorithms of AI in different solutions
- 2. Recognize, model, and solve problems in the analysis and design of information systems.
- 3. Analyze the structures and algorithms of a selection of techniques related to searching, reasoning, machine learning, and language processing

#### UNIT - I

Distance-based methods, Nearest-Neighbours, Decision Trees, Naive Bayes Linear models: Linear Regression, Logistic Regression, Generalized Linear Models Support Vector Machines, Nonlinearity and Kernel Methods Beyond Binary Classification: Multi- class/Structured Outputs, Ranking

# UNIT-II

K-means/Kernel K-means Dimensionality Reduction: PCA and kernel PCA Matrix Factorization and Matrix Completion Generative Models (mixture models and latent factor models)

#### UNIT-III

Evaluating Machine Learning algorithms and Model Selection, Introduction to Statistical Learning Theory, Ensemble Methods (Boosting, Bagging, Random Forests)

# **UNIT-IV**

Artificial Neural Networks. Single layer and Multilayer Feed Forward NN, LMS and Back Propagation Algorithm, Feedback networks and Radial Basis Function Networks

# **UNIT-V**

Fuzzy Logic, Knowledge Representation and Inference Mechanism, Defuzzification Methods Fuzzy Neural Networks and some algorithms to learn the parameters of the network like GA

# **TEXT BOOKS:**

- 1. Kevin Murphy, Machine Learning: A Probabilistic Perspective, MIT Press, 2012
- 2. Trevor Hastie, Robert Tibshirani, Jerome Friedman, The Elements of Statistical Learning, Springer2009 (freely available online)

#### **REFERENCE BOOKS:**

- 1. Christopher Bishop, Pattern Recognition and Machine Learning, Springer, 2007.
- 2. J M Zurada, "An Introduction to ANN", Jaico Publishing House
- 3. Simon Haykins, "Neural Networks", Prentice Hall

# MEMORY TECHNOLOGIES (Professional Elective - V)

# II-M. Tech (I Semester) Course Code: B2VD315PE

# **COURSEOBJECTIVES:**

- 1. To introduce about various type of memory Architectures.
- 2. To introduce about various performance parameter of memory Architectures.
- 3. To introduce about various memory packing technologies.
- 4. To introduce about various 2D & 3D memory Architectures

#### **COURSE OUTCOMES:** At the end of the course, students will be able to:

- 1. Select architecture and design semiconductor memory circuits and subsystems.
- 2. Identify various fault models, modes and mechanisms in semiconductor memories and their testingprocedures.
- 3. Know, how of the state-of-the-art memory chip design
- 4. Modeling & simulation of memory structure at different technology mode.

#### **UNIT-I**

Random Access Memory Technologies: Static Random-Access Memories (SRAMs), SRAM Cell Structures, MOS SRAM Architecture, MOS SRAM Cell and Peripheral Circuit, Bipolar SRAM, Advanced SRAM Architectures, Application Specific SRAMs.

#### **UNIT-II**

DRAMs, MOS DRAM Cell, BiCMOS DRAM, Error Failures in DRAM, Advanced DRAM Design and Architecture, Application Specific DRAMs. SRAM and DRAM Memory controllers

#### UNIT-III

Non-Volatile Memories: Masked ROMs, PROMs, Bipolar & CMOS PROM, EEPROMs, Floating Gate EPROM Cell, OTP EPROM, EEPROMs, Non-volatile SRAM, Flash Memories.

#### **UNIT-IV**

Advanced Memory Technologies and High-density Memory Packing Technologies: Ferroelectric Random-Access Memories (FRAMs), Gallium Arsenide (GaAs) FRAMs, Analog Memories, Magneto Resistive Random-Access Memories (MRAMs), Experimental Memory Devices.

#### **UNIT-V**

Memory Hybrids (2D & 3D), Memory Stacks, Memory Testing and Reliability Issues, Memory Cards, High Density Memory Packaging

#### **TEXT BOOKS:**

- 1. Ashok K Sharma, "Advanced Semiconductor Memories: Architectures, Designs and, Applications" Wiley Inter science
- 2. Kiyoo Itoh, "VLSI memory chip design", Springer International Edition

#### **REFERENCE BOOKS:**

1. Ashok K Sharma," Semiconductor Memories: Technology, Testing and Reliability, PHI

# SCRIPTING LANGUAGES (Open Elective)

# II-M. Tech (I Semester) Course Code: B2VD401OE

# **COURSE OBJECTIVES:**

- 1. To develop skills in embedded system programming
- 2. To provide the ability of identifying the choice of programming language for embedded systems
- 3. To differentiate interpreted languages from compiled languages.

#### **COURSE OUTCOMES:** At the end of this course, students will be able to

- 1. Write an embedded application of moderate complexity.
- 2. Develop and analyze algorithms in C++.
- 3. Differentiate interpreted languages from compiled languages.

#### UNIT - I

**Introduction to Scripts and Scripting:** Characteristics and uses of scripting languages, Introduction to PERL, Names and values, Variables and assignment, Scalar expressions, Control structures, Built- in functions, Collections of Data, working with arrays, Lists and hashes, Simple input and output, Strings, Patterns and regular expressions, Subroutines, Scripts with arguments.

# UNIT - II

Advanced PERL: Finer points of Looping, Subroutines, Using Pack and Unpack, Working with files, Navigating the file system, Type globs, Eval, References, Data structures, Packages, Libraries and modules, Objects, Objects and modules in action, Tied variables, Interfacing to the operating systems, Security issues.

# UNIT - III

**TCL:** The TCL phenomena, Philosophy, Structure, Syntax, Parser, Variables and data in TCL, Control flow, Data structures, Simple input/output, Procedures, Working with Strings, Patterns, Files and Pipes, Example code.

# UNIT - IV

Advanced TCL: The eval, source, exec and up-level commands, Libraries and packages, Namespaces, trapping errors, Event-driven programs, making applications 'Internet-aware', 'Nuts- and-bolts' internet programming, Security issues, running untrusted code, The interface.

# UNIT - V

**TK and JavaScript:** Visual tool kits, Fundamental concepts of TK, TK by example, Events and bindings, Geometry managers, PERL-TK.

JavaScript – Object models, Design Philosophy, Versions of JavaScript, The Java Script core language, Basic concepts of Pythan.

**Object Oriented Programming Concepts (Qualitative Concepts Only):** Objects, Classes, Encapsulation, Data Hierarchy.

#### **TEXT BOOKS:**

- 1. David Barron, "The World of Scripting Languages", Wiley Student Edition, 2010.
- 2. Brent Welch, Ken Jones and Jeff Hobbs., "Practical Programming in Tcl and Tk" 4th Edition, Prentice Hall
- 3. Herbert Schildt, "Java the Complete Reference", 7<sup>th</sup> Edition, TMH.

#### **REFERENCE BOOKS:**

- 1. Clif Flynt, "Tcl/Tk: A Developer's Guide", 2003, Morgan Kaufmann Series.
- 2. John Ousterhout, "Tcland the Tk Toolkit", 2<sup>nd</sup> Edition, 2009, Kindel Edition.
- 3. Wojciech Kocjan and Piotr Beltowski, "Tcl 8.5 Network Programming book", Packet Publishing. Bert Wheeler, "Tcl/Tk 8.5 Programming Cookbook", 2011, Packet Publishing Limited.



#### II-M. Tech (I Semester) Course Code: B2VD402OE

# **COURSEOBJECTIVES:**

- 1. To learn IOT technology, security, standardization.
- 2. To learn IOT radiation, design principle.
- 3. To learn and design IOT application for industrial use.
- 4. To learn about private implementation security issues in platform

# **COURSE OBJECTIVES:** At the end of the course, students will be able:

- 1. To introduce the terminology, technology and its applications
- 2. Tointroduce the concept of M2M (machine to machine) with necessary protocols
- 3. To introduce the Python Scripting Language which is used in many IoT devices
- 4. To introduce the Raspberry PI platform, that is widely used in IoT applications

# UNIT - I

**Introduction to Internet of Things:** Definition and Characteristics of IoT, Physical Design of IoT – IoT Protocols, IoT communication models, Iot Communication APIs IoT enabled Technologies – Wireless Sensor Networks, Cloud Computing, Big data analytics, Communication protocols, Embedded Systems, IoT Levels and Templates Domain Specific IoTs – Home, City, Environment, Energy, Retail, Logistics, Agriculture, Industry, health and Lifestyle

#### UNIT - II

**IoT and M2M:** Software defined networks, network function virtualization, difference between SDN and NFV for IoT Basics of IoT System Management with NETCOZF, YANG- NETCONF, YANG, SNMP NETOPEER

# UNIT - III

**Introduction to Python:** Language features of Python, Data types, data structures, Control of flow, functions, modules, packaging, file handling, data/time operations, classes, Exception handling Python packages - JSON, XML, HTTPLib, URLLib, SMTPLib

# UNIT - IV

**IoT Physical Devices and Endpoints:** Introduction to Raspberry PI-Interfaces (serial, SPI, I2C) Programming – Python program with Raspberry PI with focus of interfacing external gadgets, controlling output, reading input from pins.

# UNIT - V

**IoT Physical Servers and Cloud Offerings:** Introduction to Cloud Storage models and communication APIs Webserver – Web server for IoT, Cloud for IoT, Python web application framework Designing a RESTful web API

# **TEXT BOOKS:**

- 1. Internet of Things A Hands-on Approach, ArshdeepBahga and Vijay Madisetti, Universities Press, 2015, ISBN:9788173719547
- 2. Getting Started with Raspberry Pi, Matt Richardson & Shawn Wallace, O'Reilly (SPD), 2014, ISBN: 9789350239759

# **REFERENCE BOOKS:**

1. VlasiosTsiatsis Stamatis Karnouskos Jan Holler David Boyle Catherine Mulligan, Internet of Things 2ndEdition Jamil Y. Khan, Mehmet R. Yuce, 1st Edition, Internet of Things (IoT) Systems and Applications, Published October 28, 2019 by Jenny Stanford Publishing

# ADHOC AND SENSOR NETWORKS (Open Elective)

# II-M. Tech (I Semester) Course Code: B2VD403OE

# **COURSEOBJECTIVES:**

- 1. To understand the different issues in Adhoc wireless network.
- 2. To analyze the design goals of routing protocol for Ad hoc wireless network.
- 3. To learn about the different routing and transport layer protocols in ad hoc wireless network.
- 4. To understand QOS and Energy management in Ad hoc wireless network.

#### **COURSE OUTCOMES:** At the end of the course, students will be able to:

- 1. Understand the difference between Adhoc wireless and wireless network.
- 2. Implement MAC Protocol in Adhoc wireless networks.
- 3. Design routing protocol in Adhoc wireless networks.
- 4. Implement QOS and energy management in Adhoc wireless network

#### UNIT - I

**Introduction:** Fundamentals of Wireless Communication Technology – The Electromagnetic Spectrum – Radio propagation Mechanisms – Characteristics of the Wireless Channel -mobile ad hoc networks (MANETs) and wireless sensor networks (WSNs): concepts and architectures. Applications of Ad-Hoc and Sensor networks, Design Challenges in Ad hoc and Sensor Networks.

# UNIT - II

**MAC Protocols For Ad Hoc Wireless Networks:** Issues in designing a MAC Protocol- Classification of MAC Protocols- Contention based protocols-Contention based protocols with Reservation Mechanisms- Contention based protocols with Scheduling Mechanisms – Multi channel MAC-IEEE802.11

# UNIT - III

**Routing Protocols and Transport Layer in Ad Hoc Wireless Networks**: Issues in designing a routing and Transport Layer protocol for Ad hoc networks- proactive routing, reactive routing (on-demand), hybrid routing- Classification of Transport Layer solutions-TCP over Ad hoc wireless Networks.

# UNIT - IV

**Wireless Sensor Networks (WSNS) and MAC Protocols:** Single node architecture: hardware and software components of a sensor node – WSN Network architecture: typical network architectures-data relaying and aggregation strategies -MAC layer protocols: self-organizing, Hybrid TDMA/FDMA and CSMA based MAC-IEEE 802.15.4.

# UNIT - V

**WSN Routing, Localization & QOS:** Issues in WSN routing – OLSR- Localization – Indoor and Sensor Network Localization-absolute and relative localization, triangulation-QOS in WSN-Energy Efficient Design-Synchronization-Transport Layer issues

# **TEXT BOOKS:**

1. C. Siva Ram Murthy, and B.S.Manoj, "Ad HocWirelessNetworks: Architectures and Protocols ", Prentice Hall Professional Technical Reference, 2008.

#### **REFERENCE BOOKS:**

- 1. Carlos De Morais Cordeiro, Dharma Prakash Agrawal "Ad Hoc & Sensor Networks: Theory and Applications", World Scientific Publishing Company,2006.
- 2. Feng Zhao and Leonides Guibas, "Wireless Sensor Networks", Elsevier Publication -2002.
- 3. Holger Karl and Andreas Willig "Protocols and Architectures for Wireless Sensor Networks", Wiley, 2005 Kazem Sohraby, Daniel Minoli, &TaiebZnati, "Wireless Sensor Networks-Technology, Protocols, and Applications", John Wiley, 2007.

# INFORMATION RETRIEVAL SYSTEMS (Open Elective)

# II-M. Tech (I Semester) Course Code: B2VD404OE

# **COURSEOBJECTIVES:**

- 1. To present the scientific support in the field of information search and retrieval.
- To explore the fundamental relationship between information retrieval, hypermedia architecture set
  To discusses implementation and evaluation issues of new algorithms like clustering, pattern searching,
- 4. To facilitate a platform to implement comprehensive catalogue of information search tools.

#### **COURSE OUTCOMES:** At the end of the course, students will be able to:

- 1. Usedifferentinformationretrievaltechniquesinvariousapplicationareas
- 2. Apply IR principles to locate relevant in formation large collections of data
- 3. Analyzeperformanceofretrievalsystemswhendealingwithunmanageddata sources
- 4. Implement retrieval systems for web search tasks.

# UNIT – I

Boolean retrieval. The term vocabulary and postings lists. Dictionaries and tolerant retrieval. Index construction. Index compression

# UNIT – II

Scoring, term weighting, and the vector space model. Computing scores in a complete search system. Evaluation in information retrieval Relevance feedback and query expansion

# UNIT – III

XML retrieval. Probabilistic information retrieval. Language models for information retrieval. Text classification. Vector space classification

# UNIT – IV

Support vector machines and machine learning on documents, Flat clustering, Hierarchical clustering, Matrix decompositions and latent semantic indexing.

# $\mathbf{UNIT} - \mathbf{V}$

Web search basics. Web crawling and indexes, Link analysis

# **TEXT BOOK:**

1. Introduction to Information Retrieval, Christopher D. Manning and Prabhakar Raghavan and Hinrich Schütze, Cambridge University Press, 2008.

# **REFERENCE BOOKS:**

- 1. Information Storage and Retrieval Systems: Theory and Implementation, Kowalski, Gerald, Mark T Maybury, Springer.
- 2. Modern Information Retrieval, Ricardo Baeza-Yates, Pearson Education, 2007.
- 3. Information Retrieval: Algorithms and Heuristics, David A Grossman and Ophir Frieder, 2nd Edition, Springer, 2004.
- 4. Information Retrieval Data Structures and Algorithms, William B Frakes, Ricardo Baeza Yates, Pearson Education,1992. Information Storage & Retieval, Robert Korfhage, John Wiley, & Son.